From 0eff880420f3979e1907b71357442639cf386920 Mon Sep 17 00:00:00 2001 From: Hal Feng Date: Thu, 13 Jan 2022 15:31:14 +0800 Subject: riscv: dts: starfive: add watchdog node Signed-off-by: Samin Guo --- arch/riscv/dts/jh7100.dtsi | 14 ++++++++++++++ 1 file changed, 14 insertions(+) diff --git a/arch/riscv/dts/jh7100.dtsi b/arch/riscv/dts/jh7100.dtsi index 953b35e099..7489b53ea8 100644 --- a/arch/riscv/dts/jh7100.dtsi +++ b/arch/riscv/dts/jh7100.dtsi @@ -136,6 +136,20 @@ reg-names = "control"; }; + wdog: wdog@12480000 { + compatible = "starfive,si5-wdt"; + reg = <0x0 0x12480000 0x0 0x10000>; + interrupt-parent = <&plic>; + interrupts = <80>; + interrupt-names = "wdog"; + clocks = <&clkgen JH7100_CLK_WDT_CORE>, + <&clkgen JH7100_CLK_WDTIMER_APB>; + clock-names = "core_clk", "apb_clk"; + clock-frequency = <50000000>; + timeout-sec = <15>; + status = "okay"; + }; + plic: interrupt-controller@c000000 { #interrupt-cells = <1>; compatible = "riscv,plic0"; -- cgit v1.2.3