From 3437db37b2f39a69505338546d9f846338de6c88 Mon Sep 17 00:00:00 2001 From: Haiyue Wang Date: Sat, 24 Feb 2018 11:12:32 +0800 Subject: [PATCH] eSPI: add ASPEED AST2500 eSPI driver to boot a host with PCH runs on eSPI When PCH works under eSPI mode, the PMC (Power Management Controller) in PCH is waiting for SUS_ACK from BMC after it alerts SUS_WARN. It is in dead loop if no SUS_ACK assert. This is the basic requirement for the BMC works as eSPI slave. Also for the host power on / off actions, from BMC side, the following VW (Virtual Wire) messages are done in firmware: 1. SLAVE_BOOT_LOAD_DONE / SLAVE_BOOT_LOAD_STATUS 2. SUS_ACK 3. OOB_RESET_ACK 4. HOST_RESET_ACK Signed-off-by: Haiyue Wang --- .../devicetree/bindings/misc/aspeed,espi-slave.txt | 20 ++ Documentation/misc-devices/espi-slave.rst | 119 +++++++ arch/arm/boot/dts/aspeed-g5.dtsi | 4 + drivers/misc/Kconfig | 8 + drivers/misc/Makefile | 1 + drivers/misc/aspeed-espi-slave.c | 353 +++++++++++++++++++++ 6 files changed, 505 insertions(+) create mode 100644 Documentation/devicetree/bindings/misc/aspeed,espi-slave.txt create mode 100644 Documentation/misc-devices/espi-slave.rst create mode 100644 drivers/misc/aspeed-espi-slave.c diff --git a/Documentation/devicetree/bindings/misc/aspeed,espi-slave.txt b/Documentation/devicetree/bindings/misc/aspeed,espi-slave.txt new file mode 100644 index 000000000000..4f5d47ecc882 --- /dev/null +++ b/Documentation/devicetree/bindings/misc/aspeed,espi-slave.txt @@ -0,0 +1,20 @@ +ASPEED eSPI Slave Controller + +Required properties: + - compatible: must be one of: + - "aspeed,ast2500-espi-slave" + + - reg: physical base address of the controller and length of memory mapped + region + + - interrupts: interrupt generated by the controller + +Example: + + espi: espi@1e6ee000 { + compatible = "aspeed,ast2500-espi-slave"; + reg = <0x1e6ee000 0x100>; + interrupts = <23>; + status = "disabled"; +}; + diff --git a/Documentation/misc-devices/espi-slave.rst b/Documentation/misc-devices/espi-slave.rst new file mode 100644 index 000000000000..185acd71bd26 --- /dev/null +++ b/Documentation/misc-devices/espi-slave.rst @@ -0,0 +1,119 @@ +.. SPDX-License-Identifier: GPL-2.0 + +========== +eSPI Slave +========== + +:Author: Haiyue Wang + +The PCH (**eSPI master**) provides the eSPI to support connection of a +BMC (**eSPI slave**) to the platform. + +The LPC and eSPI interfaces are mutually exclusive. Both use the same +pins, but on power-up, a HW strap determines if the eSPI or the LPC bus +is operational. Once selected, it’s not possible to change to the other +interface. + +``eSPI Channels and Supported Transactions`` + +------+---------------------+----------------------+--------------------+ + | CH # | Channel | Posted Cycles | Non-Posted Cycles | + +======+=====================+======================+====================+ + | 0 | Peripheral | Memory Write, | Memory Read, | + | | | Completions | I/O Read/Write | + +------+---------------------+----------------------+--------------------+ + | 1 | Virtual Wire | Virtual Wire GET/PUT | N/A | + +------+---------------------+----------------------+--------------------+ + | 2 | Out-of-Band Message | SMBus Packet GET/PUT | N/A | + +------+---------------------+----------------------+--------------------+ + | 3 | Flash Access | N/A | Flash Read, Write, | + | | | | Erase | + +------+---------------------+----------------------+--------------------+ + | N/A | General | Register Accesses | N/A | + +------+---------------------+----------------------+--------------------+ + +Virtual Wire Channel (Channel 1) Overview +----------------------------------------- + +The Virtual Wire channel uses a standard message format to communicate +several types of signals between the components on the platform:: + + - Sideband and GPIO Pins: System events and other dedicated signals + between the PCH and eSPI slave. These signals are tunneled between the + two components over eSPI. + + - Serial IRQ Interrupts: Interrupts are tunneled from the eSPI slave to + the PCH. Both edge and triggered interrupts are supported. + +When PCH runs on eSPI mode, from BMC side, the following VW messages are +done in firmware:: + + 1. SLAVE_BOOT_LOAD_DONE / SLAVE_BOOT_LOAD_STATUS + 2. SUS_ACK + 3. OOB_RESET_ACK + 4. HOST_RESET_ACK + +``eSPI Virtual Wires (VW)`` + +----------------------+---------+---------------------------------------+ + |Virtual Wire |PCH Pin |Comments | + | |Direction| | + +======================+=========+=======================================+ + |SUS_WARN# |Output |PCH pin is a GPIO when eSPI is enabled.| + | | |eSPI controller receives as VW message.| + +----------------------+---------+---------------------------------------+ + |SUS_ACK# |Input |PCH pin is a GPIO when eSPI is enabled.| + | | |eSPI controller receives as VW message.| + +----------------------+---------+---------------------------------------+ + |SLAVE_BOOT_LOAD_DONE |Input |Sent when the BMC has completed its | + | | |boot process as an indication to | + | | |eSPI-MC to continue with the G3 to S0 | + | | |exit. | + | | |The eSPI Master waits for the assertion| + | | |of this virtual wire before proceeding | + | | |with the SLP_S5# deassertion. | + | | |The intent is that it is never changed | + | | |except on a G3 exit - it is reset on a | + | | |G3 entry. | + +----------------------+---------+---------------------------------------+ + |SLAVE_BOOT_LOAD_STATUS|Input |Sent upon completion of the Slave Boot | + | | |Load from the attached flash. A stat of| + | | |1 indicates that the boot code load was| + | | |successful and that the integrity of | + | | |the image is intact. | + +----------------------+---------+---------------------------------------+ + |HOST_RESET_WARN |Output |Sent from the MC just before the Host | + | | |is about to enter reset. Upon receiving| + | | |, the BMC must flush and quiesce its | + | | |upstream Peripheral Channel request | + | | |queues and assert HOST_RESET_ACK VWire.| + | | |The MC subsequently completes any | + | | |outstanding posted transactions or | + | | |completions and then disables the | + | | |Peripheral Channel via a write to | + | | |the Slave's Configuration Register. | + +----------------------+---------+---------------------------------------+ + |HOST_RESET_ACK |Input |ACK for the HOST_RESET_WARN message | + +----------------------+---------+---------------------------------------+ + |OOB_RESET_WARN |Output |Sent from the MC just before the OOB | + | | |processor is about to enter reset. Upon| + | | |receiving, the BMC must flush and | + | | |quiesce its OOB Channel upstream | + | | |request queues and assert OOB_RESET_ACK| + | | |VWire. The-MC subsequently completes | + | | |any outstanding posted transactions or | + | | |completions and then disables the OOB | + | | |Channel via a write to the Slave's | + | | |Configuration Register. | + +----------------------+---------+---------------------------------------+ + |OOB_RESET_ACK |Input |ACK for OOB_RESET_WARN message | + +----------------------+---------+---------------------------------------+ + +`Intel C620 Series Chipset Platform Controller Hub +`_ + + -- 17. Enhanced Serial Peripheral Interface + + +`Enhanced Serial Peripheral Interface (eSPI) +- Interface Base Specification (for Client and Server Platforms) +`_ + diff --git a/arch/arm/boot/dts/aspeed-g5.dtsi b/arch/arm/boot/dts/aspeed-g5.dtsi index da9e903808bc..01d27e845982 100644 --- a/arch/arm/boot/dts/aspeed-g5.dtsi +++ b/arch/arm/boot/dts/aspeed-g5.dtsi @@ -267,6 +267,7 @@ clocks = <&syscon ASPEED_CLK_APB>; interrupt-controller; #interrupt-cells = <2>; + status = "disabled"; }; sgpio: sgpio@1e780200 { @@ -361,6 +362,9 @@ reg = <0x1e6ee000 0x100>; interrupts = <23>; status = "disabled"; + clocks = <&syscon ASPEED_CLK_GATE_ESPICLK>; + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_espi_default>; }; lpc: lpc@1e789000 { diff --git a/drivers/misc/Kconfig b/drivers/misc/Kconfig index d4ed3777462a..8b1fcf741411 100644 --- a/drivers/misc/Kconfig +++ b/drivers/misc/Kconfig @@ -485,6 +485,14 @@ config VEXPRESS_SYSCFG bus. System Configuration interface is one of the possible means of generating transactions on this bus. +config ASPEED_ESPI_SLAVE + depends on ARCH_ASPEED || COMPILE_TEST + depends on REGMAP_MMIO + tristate "Aspeed ast2500 eSPI slave device driver" + ---help--- + Control Aspeed ast2500 eSPI slave controller to handle event + which needs the firmware's processing. + config ASPEED_LPC_CTRL depends on (ARCH_ASPEED || COMPILE_TEST) && REGMAP && MFD_SYSCON tristate "Aspeed ast2400/2500 HOST LPC to BMC bridge control" diff --git a/drivers/misc/Makefile b/drivers/misc/Makefile index 7b018962cad3..89b051f82391 100644 --- a/drivers/misc/Makefile +++ b/drivers/misc/Makefile @@ -54,6 +54,7 @@ obj-$(CONFIG_ECHO) += echo/ obj-$(CONFIG_VEXPRESS_SYSCFG) += vexpress-syscfg.o obj-$(CONFIG_CXL_BASE) += cxl/ obj-$(CONFIG_ASPEED_LPC_SIO) += aspeed-lpc-sio.o +obj-$(CONFIG_ASPEED_ESPI_SLAVE) += aspeed-espi-slave.o obj-$(CONFIG_ASPEED_LPC_CTRL) += aspeed-lpc-ctrl.o obj-$(CONFIG_ASPEED_LPC_SNOOP) += aspeed-lpc-snoop.o obj-$(CONFIG_ASPEED_LPC_MBOX) += aspeed-lpc-mbox.o diff --git a/drivers/misc/aspeed-espi-slave.c b/drivers/misc/aspeed-espi-slave.c new file mode 100644 index 000000000000..36ae867ca6f9 --- /dev/null +++ b/drivers/misc/aspeed-espi-slave.c @@ -0,0 +1,353 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * Copyright (C) 2012-2015, ASPEED Technology Inc. + * Copyright (c) 2015-2018, Intel Corporation. + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#define DEVICE_NAME "aspeed-espi-slave" + +#define ESPI_CTRL 0x00 +#define ESPI_CTRL_SW_RESET GENMASK(31, 24) +#define ESPI_CTRL_OOB_CHRDY BIT(4) +#define ESPI_ISR 0x08 +#define ESPI_ISR_HW_RESET BIT(31) +#define ESPI_ISR_VW_SYS_EVT1 BIT(22) +#define ESPI_ISR_VW_SYS_EVT BIT(8) +#define ESPI_IER 0x0C +#define ESPI_DATA_PORT 0x28 +#define ESPI_DATA_PORT_ASPEED 0xa8 +#define ESPI_SYS_IER 0x94 +#define ESPI_SYS_EVENT 0x98 +#define ESPI_SYS_INT_T0 0x110 +#define ESPI_SYS_INT_T1 0x114 +#define ESPI_SYS_INT_T2 0x118 +#define ESPI_SYS_ISR 0x11C +#define ESPI_SYSEVT_HOST_RST_ACK BIT(27) +#define ESPI_SYSEVT_SLAVE_BOOT_STATUS BIT(23) +#define ESPI_SYSEVT_SLAVE_BOOT_DONE BIT(20) +#define ESPI_SYSEVT_OOB_RST_ACK BIT(16) +#define ESPI_SYSEVT_HOST_RST_WARN BIT(8) +#define ESPI_SYSEVT_OOB_RST_WARN BIT(6) +#define ESPI_SYSEVT_PLT_RST_N BIT(5) +#define ESPI_SYS1_IER 0x100 +#define ESPI_SYS1_EVENT 0x104 +#define ESPI_SYS1_INT_T0 0x120 +#define ESPI_SYS1_INT_T1 0x124 +#define ESPI_SYS1_INT_T2 0x128 +#define ESPI_SYS1_ISR 0x12C +#define ESPI_SYSEVT1_SUS_ACK BIT(20) +#define ESPI_SYSEVT1_SUS_WARN BIT(0) + +struct aspeed_espi_slave_data { + struct regmap *map; + struct clk *clk; +}; + +static void aspeed_espi_slave_sys_event(struct platform_device *pdev) +{ + struct aspeed_espi_slave_data *priv = platform_get_drvdata(pdev); + struct device *dev = &pdev->dev; + u32 sts, evt; + + if (regmap_read(priv->map, ESPI_SYS_ISR, &sts) != 0 || + regmap_read(priv->map, ESPI_SYS_EVENT, &evt) != 0) { + dev_err(dev, "regmap_read failed\n"); + return; + } + + dev_dbg(dev, "sys: sts = %08x, evt = %08x\n", sts, evt); + + if ((evt & ESPI_SYSEVT_SLAVE_BOOT_STATUS) == 0) { + dev_info(dev, "Setting espi slave boot done\n"); + regmap_write(priv->map, ESPI_SYS_EVENT, + evt | ESPI_SYSEVT_SLAVE_BOOT_STATUS | + ESPI_SYSEVT_SLAVE_BOOT_DONE); + } +#if 0 + if (sts & ESPI_SYSEVT_HOST_RST_WARN) { + dev_info(dev, "ESPI_SYSEVT_HOST_RST_WARN; %s ack\n", + (evt & ESPI_SYSEVT_HOST_RST_WARN ? "send" : "clr")); + regmap_write_bits(priv->map, ESPI_SYS_EVENT, + ESPI_SYSEVT_HOST_RST_ACK, + evt & ESPI_SYSEVT_HOST_RST_WARN ? + ESPI_SYSEVT_HOST_RST_ACK : 0); + } + if (sts & ESPI_SYSEVT_OOB_RST_WARN) { + dev_info(dev, "ESPI_SYSEVT_OOB_RST_WARN; %s ack\n", + (evt & ESPI_SYSEVT_OOB_RST_WARN ? "send" : "clr")); + regmap_write_bits(priv->map, ESPI_SYS_EVENT, + ESPI_SYSEVT_OOB_RST_ACK, + evt & ESPI_SYSEVT_OOB_RST_WARN ? + ESPI_SYSEVT_OOB_RST_ACK : 0); + } +#else + if (sts & ESPI_SYSEVT_HOST_RST_WARN) { + if (evt & ESPI_SYSEVT_HOST_RST_WARN) { + dev_info(dev, "ESPI_SYSEVT_HOST_RST_WARN; send ack\n"); + regmap_write_bits(priv->map, ESPI_SYS_EVENT, + ESPI_SYSEVT_HOST_RST_ACK, ESPI_SYSEVT_HOST_RST_ACK); + } + } + if (sts & ESPI_SYSEVT_OOB_RST_WARN) { + if (evt & ESPI_SYSEVT_OOB_RST_WARN) { + dev_info(dev, "ESPI_SYSEVT_OOB_RST_WARN; send ack\n"); + regmap_write_bits(priv->map, ESPI_SYS_EVENT, + ESPI_SYSEVT_OOB_RST_ACK, ESPI_SYSEVT_OOB_RST_ACK); + } + } +#endif + regmap_write(priv->map, ESPI_SYS_ISR, sts); +} + +static void aspeed_espi_slave_sys1_event(struct platform_device *pdev) +{ + struct aspeed_espi_slave_data *priv = platform_get_drvdata(pdev); + struct device *dev = &pdev->dev; + u32 sts, evt; + + if (regmap_read(priv->map, ESPI_SYS1_ISR, &sts) != 0 || + regmap_read(priv->map, ESPI_SYS1_EVENT, &evt) != 0) { + dev_err(dev, "regmap_read failed\n"); + return; + } + dev_dbg(dev, "sys1: sts = %08x, evt = %08x\n", sts, evt); + +#if 0 + if (sts & ESPI_SYSEVT1_SUS_WARN) { + dev_info(dev, "ESPI_SYSEVT1_SUS_WARN; %s ack\n", + (evt & ESPI_SYSEVT1_SUS_WARN ? "send" : "clr")); + regmap_write_bits(priv->map, ESPI_SYS1_EVENT, + ESPI_SYSEVT1_SUS_ACK, + evt & ESPI_SYSEVT1_SUS_WARN ? + ESPI_SYSEVT1_SUS_ACK : 0); + } +#else + if (sts & ESPI_SYSEVT1_SUS_WARN) { + if (evt & ESPI_SYSEVT1_SUS_WARN) { + dev_info(dev, "ESPI_SYSEVT_OOB_RST_WARN; send ack\n"); + regmap_write_bits(priv->map, ESPI_SYS1_EVENT, + ESPI_SYSEVT1_SUS_ACK, ESPI_SYSEVT1_SUS_ACK); + } + } +#endif + regmap_write(priv->map, ESPI_SYS1_ISR, sts); +} + +static void aspeed_espi_slave_boot_ack(struct platform_device *pdev) +{ + struct aspeed_espi_slave_data *priv = platform_get_drvdata(pdev); + struct device *dev = &pdev->dev; + u32 evt; + + if (regmap_read(priv->map, ESPI_SYS_EVENT, &evt) == 0 && + (evt & ESPI_SYSEVT_SLAVE_BOOT_STATUS) == 0) { + dev_info(dev, "Setting espi slave boot done\n"); + regmap_write(priv->map, ESPI_SYS_EVENT, + evt | ESPI_SYSEVT_SLAVE_BOOT_STATUS | + ESPI_SYSEVT_SLAVE_BOOT_DONE); + } + + if (regmap_read(priv->map, ESPI_SYS1_EVENT, &evt) == 0 && + (evt & ESPI_SYSEVT1_SUS_WARN) != 0 && + (evt & ESPI_SYSEVT1_SUS_ACK) == 0) { + dev_info(dev, "Boot SUS WARN set; send ack\n"); + regmap_write(priv->map, ESPI_SYS1_EVENT, + evt | ESPI_SYSEVT1_SUS_ACK); + } +} + +static irqreturn_t aspeed_espi_slave_irq(int irq, void *arg) +{ + struct platform_device *pdev = arg; + struct aspeed_espi_slave_data *priv = platform_get_drvdata(pdev); + struct device *dev = &pdev->dev; + u32 sts; + + if (regmap_read(priv->map, ESPI_ISR, &sts) != 0) { + dev_err(dev, "regmap_read failed\n"); + return IRQ_NONE; + } + + dev_dbg(dev, "ESPI_ISR: %08x\n", sts); + + if (sts & ESPI_ISR_VW_SYS_EVT) + aspeed_espi_slave_sys_event(pdev); + + if (sts & ESPI_ISR_VW_SYS_EVT1) + aspeed_espi_slave_sys1_event(pdev); + + /* + if (sts & ESPI_ISR_HW_RESET) { + regmap_write_bits(priv->map, ESPI_CTRL, + ESPI_CTRL_SW_RESET, 0); + regmap_write_bits(priv->map, ESPI_CTRL, + ESPI_CTRL_SW_RESET, ESPI_CTRL_SW_RESET); + + aspeed_espi_slave_boot_ack(pdev); + } + */ + + regmap_write(priv->map, ESPI_ISR, sts); + + return IRQ_HANDLED; +} + +/* Setup Interrupt Type/Enable of System Event from Master + * T2 T1 T0 + * 1). HOST_RST_WARN : Dual Edge 1 0 0 + * 2). OOB_RST_WARN : Dual Edge 1 0 0 + * 3). PLTRST_N : Dual Edge 1 0 0 + */ +#define ESPI_SYS_INT_T0_SET 0x00000000 +#define ESPI_SYS_INT_T1_SET 0x00000000 +#define ESPI_SYS_INT_T2_SET \ +(ESPI_SYSEVT_HOST_RST_WARN | ESPI_SYSEVT_OOB_RST_WARN | ESPI_SYSEVT_PLT_RST_N) +#define ESPI_SYS_INT_SET \ +(ESPI_SYSEVT_HOST_RST_WARN | ESPI_SYSEVT_OOB_RST_WARN | ESPI_SYSEVT_PLT_RST_N) + +/* Setup Interrupt Type/Enable of System Event 1 from Master + * T2 T1 T0 + * 1). SUS_WARN : Rising Edge 0 0 1 + */ +#define ESPI_SYS1_INT_T0_SET ESPI_SYSEVT1_SUS_WARN +#define ESPI_SYS1_INT_T1_SET 0x00000000 +#define ESPI_SYS1_INT_T2_SET 0x00000000 +#define ESPI_SYS1_INT_SET ESPI_SYSEVT1_SUS_WARN + +static int aspeed_espi_slave_config_irq(struct platform_device *pdev) +{ + struct aspeed_espi_slave_data *priv = platform_get_drvdata(pdev); + struct device *dev = &pdev->dev; + int irq; + int rc; + + irq = platform_get_irq(pdev, 0); + if (irq < 0) + return irq; + + regmap_write_bits(priv->map, ESPI_CTRL, ESPI_CTRL_OOB_CHRDY, + ESPI_CTRL_OOB_CHRDY); + + regmap_write(priv->map, ESPI_SYS_INT_T0, ESPI_SYS_INT_T0_SET); + regmap_write(priv->map, ESPI_SYS_INT_T1, ESPI_SYS_INT_T1_SET); + regmap_write(priv->map, ESPI_SYS_INT_T2, ESPI_SYS_INT_T2_SET); + regmap_write(priv->map, ESPI_SYS_IER, ESPI_SYS_INT_SET); + + regmap_write(priv->map, ESPI_SYS1_INT_T0, ESPI_SYS1_INT_T0_SET); + regmap_write(priv->map, ESPI_SYS1_INT_T1, ESPI_SYS1_INT_T1_SET); + regmap_write(priv->map, ESPI_SYS1_INT_T2, ESPI_SYS1_INT_T2_SET); + regmap_write(priv->map, ESPI_SYS1_IER, ESPI_SYS1_INT_SET); + + regmap_write(priv->map, ESPI_IER, 0xFFFFFFFF); + + aspeed_espi_slave_boot_ack(pdev); + + rc = devm_request_irq(dev, irq, aspeed_espi_slave_irq, IRQF_SHARED, + dev_name(dev), pdev); + if (rc < 0) + return rc; + + return 0; +} + +static const struct regmap_config espi_slave_regmap_cfg = { + .reg_bits = 32, + .reg_stride = 4, + .val_bits = 32, + .max_register = ESPI_SYS1_ISR, +}; + +static int aspeed_espi_slave_probe(struct platform_device *pdev) +{ + struct aspeed_espi_slave_data *priv; + struct device *dev = &pdev->dev; + struct resource *res; + void __iomem *regs; + int rc; + + res = platform_get_resource(pdev, IORESOURCE_MEM, 0); + regs = devm_ioremap_resource(dev, res); + if (IS_ERR(regs)) + return PTR_ERR(regs); + + priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); + if (!priv) + return -ENOMEM; + + priv->map = devm_regmap_init_mmio(dev, regs, &espi_slave_regmap_cfg); + if (IS_ERR(priv->map)) + return PTR_ERR(priv->map); + + priv->clk = devm_clk_get(dev, NULL); + if (IS_ERR(priv->clk)) { + dev_err(dev, "couldn't get clock\n"); + return PTR_ERR(priv->clk); + } + rc = clk_prepare_enable(priv->clk); + if (rc) { + dev_err(dev, "couldn't enable clock\n"); + return rc; + } + + dev_set_name(dev, DEVICE_NAME); + + platform_set_drvdata(pdev, priv); + + rc = aspeed_espi_slave_config_irq(pdev); + if (rc) { + platform_set_drvdata(pdev, NULL); + goto err; + } + + dev_info(dev, "aspeed,ast2500-espi-slave probe complete\n"); + return 0; + +err: + clk_disable_unprepare(priv->clk); + return rc; +} + + +static int aspeed_espi_slave_remove(struct platform_device *pdev) +{ + struct aspeed_espi_slave_data *priv = platform_get_drvdata(pdev); + + clk_disable_unprepare(priv->clk); + + return 0; +} + +static const struct of_device_id of_espi_slave_match_table[] = { + { .compatible = "aspeed,ast2500-espi-slave" }, + { } +}; +MODULE_DEVICE_TABLE(of, of_espi_slave_match_table); + +static struct platform_driver aspeed_espi_slave_driver = { + .driver = { + .name = DEVICE_NAME, + .of_match_table = of_match_ptr(of_espi_slave_match_table), + }, + .probe = aspeed_espi_slave_probe, + .remove = aspeed_espi_slave_remove, +}; +module_platform_driver(aspeed_espi_slave_driver); + +MODULE_LICENSE("GPL v2"); +MODULE_AUTHOR("Haiyue Wang "); +MODULE_DESCRIPTION("Linux device interface to the eSPI slave"); -- 2.7.4