summaryrefslogtreecommitdiff
path: root/drivers/clk/at91/clk-generated.c
diff options
context:
space:
mode:
authorQuentin Schulz <quentin.schulz@free-electrons.com>2017-08-10 09:34:03 +0300
committerStephen Boyd <sboyd@codeaurora.org>2017-09-02 01:46:52 +0300
commit0865805d82d4c822647ee35ab2629c48cc40706b (patch)
treebb5b678975b5e2bb4720c2f0df14d5c929f4fc9e /drivers/clk/at91/clk-generated.c
parent33202fa32d2f04f613ef748baebfa734013fdbbf (diff)
downloadlinux-0865805d82d4c822647ee35ab2629c48cc40706b.tar.xz
clk: at91: add audio pll clock drivers
This new clock driver set allows to have a fractional divided clock that would generate a precise clock particularly suitable for audio applications. The main audio pll clock has two children clocks: one that is connected to the PMC, the other that can directly drive a pad. As these two routes have different enable bits and different dividers and divider formulas, they are handled by two different drivers. Each of them could modify the rate of the main audio pll parent. The main audio pll clock can output 620MHz to 700MHz. Signed-off-by: Nicolas Ferre <nicolas.ferre@atmel.com> Signed-off-by: Quentin Schulz <quentin.schulz@free-electrons.com> Acked-by: Boris Brezillon <boris.brezillon@free-electrons.com> Signed-off-by: Stephen Boyd <sboyd@codeaurora.org>
Diffstat (limited to 'drivers/clk/at91/clk-generated.c')
0 files changed, 0 insertions, 0 deletions