summaryrefslogtreecommitdiff
path: root/drivers/clk/keystone/gate.c
diff options
context:
space:
mode:
authorSantosh Shilimkar <santosh.shilimkar@ti.com>2013-09-26 05:18:13 +0400
committerMike Turquette <mturquette@linaro.org>2013-10-08 05:16:21 +0400
commitb9e0d40c0d83805bc6feb86d602e73f2cdcb17f9 (patch)
treebab61165c96cd1b762250d7de593b88580fd43a4 /drivers/clk/keystone/gate.c
parent938cc3a14ca0d921165c741fb10d8defba203dde (diff)
downloadlinux-b9e0d40c0d83805bc6feb86d602e73f2cdcb17f9.tar.xz
clk: keystone: add Keystone PLL clock driver
Add the driver for the PLL IPs found on Keystone 2 devices. The PLL IP typically has a multiplier, a divider and a post-divider. The PLL IPs like ARMPLL, DDRPLL and PAPLL are controlled by the memory mapped register where as the Main PLL is controlled by a PLL controller and memory map registers. Signed-off-by: Santosh Shilimkar <santosh.shilimkar@ti.com> Signed-off-by: Mike Turquette <mturquette@linaro.org>
Diffstat (limited to 'drivers/clk/keystone/gate.c')
0 files changed, 0 insertions, 0 deletions