summaryrefslogtreecommitdiff
path: root/tools/arch/csky/include/uapi/asm
diff options
context:
space:
mode:
authorSandipan Das <sandipan.das@amd.com>2024-04-06 02:55:55 +0300
committerPaolo Bonzini <pbonzini@redhat.com>2024-04-11 19:58:59 +0300
commit49ff3b4aec51e3abfc9369997cc603319b02af9a (patch)
treeb0f1962262c72e7069a9e2f3b78b93ce236b6cb6 /tools/arch/csky/include/uapi/asm
parentfd706c9b1674e2858766bfbf7430534c2b26fbef (diff)
downloadlinux-49ff3b4aec51e3abfc9369997cc603319b02af9a.tar.xz
KVM: x86/pmu: Do not mask LVTPC when handling a PMI on AMD platforms
On AMD and Hygon platforms, the local APIC does not automatically set the mask bit of the LVTPC register when handling a PMI and there is no need to clear it in the kernel's PMI handler. For guests, the mask bit is currently set by kvm_apic_local_deliver() and unless it is cleared by the guest kernel's PMI handler, PMIs stop arriving and break use-cases like sampling with perf record. This does not affect non-PerfMonV2 guests because PMIs are handled in the guest kernel by x86_pmu_handle_irq() which always clears the LVTPC mask bit irrespective of the vendor. Before: $ perf record -e cycles:u true [ perf record: Woken up 1 times to write data ] [ perf record: Captured and wrote 0.001 MB perf.data (1 samples) ] After: $ perf record -e cycles:u true [ perf record: Woken up 1 times to write data ] [ perf record: Captured and wrote 0.002 MB perf.data (19 samples) ] Fixes: a16eb25b09c0 ("KVM: x86: Mask LVTPC when handling a PMI") Cc: stable@vger.kernel.org Signed-off-by: Sandipan Das <sandipan.das@amd.com> Reviewed-by: Jim Mattson <jmattson@google.com> [sean: use is_intel_compatible instead of !is_amd_or_hygon()] Signed-off-by: Sean Christopherson <seanjc@google.com> Message-ID: <20240405235603.1173076-3-seanjc@google.com> Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
Diffstat (limited to 'tools/arch/csky/include/uapi/asm')
0 files changed, 0 insertions, 0 deletions