summaryrefslogtreecommitdiff
path: root/drivers/clk
AgeCommit message (Expand)AuthorFilesLines
2018-11-21clk: s2mps11: Fix matching when built as module and DT node contains compatibleKrzysztof Kozlowski1-0/+30
2018-09-26clk: imx6ul: fix missing of_node_put()Nicholas Mc Guire1-0/+1
2018-07-25clk: tegra: Fix PLL_U post divider and initial rate on Tegra30Lucas Stach1-5/+6
2018-05-30clk: samsung: exynos3250: Fix PLL ratesAndrzej Hajda1-2/+2
2018-05-30clk: samsung: exynos5250: Fix PLL ratesAndrzej Hajda1-4/+4
2018-05-30clk: samsung: exynos5433: Fix PLL ratesAndrzej Hajda1-6/+6
2018-05-30clk: samsung: exynos5260: Fix PLL ratesAndrzej Hajda1-1/+1
2018-05-30clk: samsung: s3c2410: Fix PLL ratesAndrzej Hajda1-8/+8
2018-05-30clk: rockchip: Prevent calculating mmc phase if clock rate is zeroShawn Lin1-0/+23
2018-05-30clk: Don't show the incorrect clock phaseShawn Lin1-0/+3
2018-04-24clk: bcm2835: De-assert/assert PLL reset signal when appropriateBoris Brezillon1-3/+5
2018-04-24clk: mvebu: armada-38x: add support for missing clocksRichard Genoud1-7/+7
2018-04-24clk: mvebu: armada-38x: add support for 1866MHz variantsRalph Sennhauser1-3/+4
2018-04-13clk: Fix __set_clk_rates error print-stringBryan O'Donoghue1-1/+1
2018-04-13clk: scpi: fix return type of __scpi_dvfs_round_rateSudeep Holla1-3/+3
2018-03-28clk: bcm2835: Protect sections updating shared registersBoris Brezillon1-0/+4
2018-03-24clk: si5351: Rename internal plls to avoid name collisionsSergej Sawazki1-1/+1
2018-03-24clk: ns2: Correct SDIO bitsBharat Kumar Reddy Gooty1-1/+1
2018-03-22clk: qcom: msm8916: fix mnd_width for codec_digcodecSrinivas Kandagatla1-0/+1
2017-12-20clk: tegra: Fix cclk_lp divisor registerMichał Mirosław1-1/+1
2017-12-20clk: imx6: refine hdmi_isfr's parent to make HDMI work on i.MX6 SoCs w/o VPUSébastien Szymanski1-1/+1
2017-12-20clk: mediatek: add the option for determining PLL source clockChen Zhong2-1/+5
2017-11-30clk: ti: dra7-atl-clock: fix child-node lookupsJohan Hovold1-2/+1
2017-11-30clk: ti: dra7-atl-clock: Fix of_node reference countingPeter Ujfalusi1-0/+2
2017-05-14clk: Make x86/ conditional on CONFIG_COMMON_CLKPierre-Louis Bossart1-0/+2
2017-05-03clk: sunxi: Add apb0 gates for H3Krzysztof Adamski1-0/+2
2017-01-12clk: imx31: fix rewritten input argument of mx31_clocks_init()Vladimir Zapolskiy1-3/+1
2017-01-12clk: clk-wm831x: fix a logic errorPan Bian1-1/+1
2017-01-09clk: bcm2835: Avoid overwriting the div info when disabling a pll_div clkBoris Brezillon1-1/+3
2017-01-06clk: ti: omap36xx: Work around sprz319 advisory 2.1Richard Watts4-11/+104
2016-11-26clk: mmp: mmp2: fix return value check in mmp2_clk_init()Wei Yongjun1-1/+1
2016-11-26clk: mmp: pxa168: fix return value check in pxa168_clk_init()Wei Yongjun1-1/+1
2016-11-26clk: mmp: pxa910: fix return value check in pxa910_clk_init()Wei Yongjun1-2/+2
2016-11-18clk: qoriq: Don't allow CPU clocks higher than starting valueScott Wood1-5/+8
2016-10-31clk: divider: Fix clk_divider_round_rate() to use clk_readl()Geert Uytterhoeven1-1/+1
2016-10-31clk: qoriq: fix a register offset errorTang Yuantian1-1/+5
2016-10-31ARM: clk-imx35: fix name for ckil clkUwe Kleine-König1-1/+1
2016-10-28clk: imx6: initialize GPU clocksLucas Stach1-0/+18
2016-10-07clk: xgene: Add missing parenthesis when clearing divider valueLoc Ho1-2/+2
2016-09-15clk: xgene: Fix divider with non-zero shift valueLoc Ho1-1/+2
2016-08-10clk: rockchip: initialize flags of clk_init_data in mmc-phase clockHeiko Stuebner1-0/+1
2016-06-08clk: bcm2835: divider value has to be 1 or moreMartin Sperl1-2/+3
2016-06-08clk: bcm2835: pll_off should only update CM_PLL_ANARSTMartin Sperl1-2/+8
2016-06-08clk: at91: fix check of clk_register() returned valueVladimir Zapolskiy1-1/+1
2016-06-08clk: bcm2835: Fix PLL poweronEric Anholt1-0/+4
2016-06-08ARM: dts: imx35: restore existing used clock enumerationAlexander Kurz1-2/+2
2016-06-01clk: bcm2835: add locking to pll*_on/off methodsMartin Sperl1-0/+4
2016-06-01clk: qcom: msm8916: Fix crypto clock flagsAndy Gross1-0/+2
2016-05-11clk: qcom: msm8960: Fix ce3_src register offsetStephen Boyd1-1/+1
2016-05-11clk: versatile: sp810: support reentranceLinus Walleij1-1/+3