summaryrefslogtreecommitdiff
path: root/drivers/misc/habanalabs/include/gaudi2/asic_reg/pdma0_qm_arc_aux_regs.h
blob: 9b1cb609d134e1692d292d889abc9b3a5c4e1016 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
/* SPDX-License-Identifier: GPL-2.0
 *
 * Copyright 2016-2020 HabanaLabs, Ltd.
 * All Rights Reserved.
 *
 */

/************************************
 ** This is an auto-generated file **
 **       DO NOT EDIT BELOW        **
 ************************************/

#ifndef ASIC_REG_PDMA0_QM_ARC_AUX_REGS_H_
#define ASIC_REG_PDMA0_QM_ARC_AUX_REGS_H_

/*
 *****************************************
 *   PDMA0_QM_ARC_AUX
 *   (Prototype: QMAN_ARC_AUX)
 *****************************************
 */

#define mmPDMA0_QM_ARC_AUX_RUN_HALT_REQ 0x4C88100

#define mmPDMA0_QM_ARC_AUX_RUN_HALT_ACK 0x4C88104

#define mmPDMA0_QM_ARC_AUX_RST_VEC_ADDR 0x4C88108

#define mmPDMA0_QM_ARC_AUX_DBG_MODE 0x4C8810C

#define mmPDMA0_QM_ARC_AUX_CLUSTER_NUM 0x4C88110

#define mmPDMA0_QM_ARC_AUX_ARC_NUM 0x4C88114

#define mmPDMA0_QM_ARC_AUX_WAKE_UP_EVENT 0x4C88118

#define mmPDMA0_QM_ARC_AUX_DCCM_SYS_ADDR_BASE 0x4C8811C

#define mmPDMA0_QM_ARC_AUX_CTI_AP_STS 0x4C88120

#define mmPDMA0_QM_ARC_AUX_CTI_CFG_MUX_SEL 0x4C88124

#define mmPDMA0_QM_ARC_AUX_ARC_RST 0x4C88128

#define mmPDMA0_QM_ARC_AUX_ARC_RST_REQ 0x4C8812C

#define mmPDMA0_QM_ARC_AUX_SRAM_LSB_ADDR 0x4C88130

#define mmPDMA0_QM_ARC_AUX_SRAM_MSB_ADDR 0x4C88134

#define mmPDMA0_QM_ARC_AUX_PCIE_LSB_ADDR 0x4C88138

#define mmPDMA0_QM_ARC_AUX_PCIE_MSB_ADDR 0x4C8813C

#define mmPDMA0_QM_ARC_AUX_CFG_LSB_ADDR 0x4C88140

#define mmPDMA0_QM_ARC_AUX_CFG_MSB_ADDR 0x4C88144

#define mmPDMA0_QM_ARC_AUX_HBM0_LSB_ADDR 0x4C88150

#define mmPDMA0_QM_ARC_AUX_HBM0_MSB_ADDR 0x4C88154

#define mmPDMA0_QM_ARC_AUX_HBM1_LSB_ADDR 0x4C88158

#define mmPDMA0_QM_ARC_AUX_HBM1_MSB_ADDR 0x4C8815C

#define mmPDMA0_QM_ARC_AUX_HBM2_LSB_ADDR 0x4C88160

#define mmPDMA0_QM_ARC_AUX_HBM2_MSB_ADDR 0x4C88164

#define mmPDMA0_QM_ARC_AUX_HBM3_LSB_ADDR 0x4C88168

#define mmPDMA0_QM_ARC_AUX_HBM3_MSB_ADDR 0x4C8816C

#define mmPDMA0_QM_ARC_AUX_HBM0_OFFSET 0x4C88170

#define mmPDMA0_QM_ARC_AUX_HBM1_OFFSET 0x4C88174

#define mmPDMA0_QM_ARC_AUX_HBM2_OFFSET 0x4C88178

#define mmPDMA0_QM_ARC_AUX_HBM3_OFFSET 0x4C8817C

#define mmPDMA0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_0 0x4C88180

#define mmPDMA0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_1 0x4C88184

#define mmPDMA0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_2 0x4C88188

#define mmPDMA0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_3 0x4C8818C

#define mmPDMA0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_4 0x4C88190

#define mmPDMA0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_5 0x4C88194

#define mmPDMA0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_6 0x4C88198

#define mmPDMA0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_0 0x4C8819C

#define mmPDMA0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_1 0x4C881A0

#define mmPDMA0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_2 0x4C881A4

#define mmPDMA0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_3 0x4C881A8

#define mmPDMA0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_4 0x4C881AC

#define mmPDMA0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_5 0x4C881B0

#define mmPDMA0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_6 0x4C881B4

#define mmPDMA0_QM_ARC_AUX_ARC_CBU_AWCACHE_OVR 0x4C881B8

#define mmPDMA0_QM_ARC_AUX_ARC_LBU_AWCACHE_OVR 0x4C881BC

#define mmPDMA0_QM_ARC_AUX_CONTEXT_ID_0 0x4C881C0

#define mmPDMA0_QM_ARC_AUX_CONTEXT_ID_1 0x4C881C4

#define mmPDMA0_QM_ARC_AUX_CONTEXT_ID_2 0x4C881C8

#define mmPDMA0_QM_ARC_AUX_CONTEXT_ID_3 0x4C881CC

#define mmPDMA0_QM_ARC_AUX_CONTEXT_ID_4 0x4C881D0

#define mmPDMA0_QM_ARC_AUX_CONTEXT_ID_5 0x4C881D4

#define mmPDMA0_QM_ARC_AUX_CONTEXT_ID_6 0x4C881D8

#define mmPDMA0_QM_ARC_AUX_CONTEXT_ID_7 0x4C881DC

#define mmPDMA0_QM_ARC_AUX_CID_OFFSET_0 0x4C881E0

#define mmPDMA0_QM_ARC_AUX_CID_OFFSET_1 0x4C881E4

#define mmPDMA0_QM_ARC_AUX_CID_OFFSET_2 0x4C881E8

#define mmPDMA0_QM_ARC_AUX_CID_OFFSET_3 0x4C881EC

#define mmPDMA0_QM_ARC_AUX_CID_OFFSET_4 0x4C881F0

#define mmPDMA0_QM_ARC_AUX_CID_OFFSET_5 0x4C881F4

#define mmPDMA0_QM_ARC_AUX_CID_OFFSET_6 0x4C881F8

#define mmPDMA0_QM_ARC_AUX_CID_OFFSET_7 0x4C881FC

#define mmPDMA0_QM_ARC_AUX_SW_INTR_0 0x4C88200

#define mmPDMA0_QM_ARC_AUX_SW_INTR_1 0x4C88204

#define mmPDMA0_QM_ARC_AUX_SW_INTR_2 0x4C88208

#define mmPDMA0_QM_ARC_AUX_SW_INTR_3 0x4C8820C

#define mmPDMA0_QM_ARC_AUX_SW_INTR_4 0x4C88210

#define mmPDMA0_QM_ARC_AUX_SW_INTR_5 0x4C88214

#define mmPDMA0_QM_ARC_AUX_SW_INTR_6 0x4C88218

#define mmPDMA0_QM_ARC_AUX_SW_INTR_7 0x4C8821C

#define mmPDMA0_QM_ARC_AUX_SW_INTR_8 0x4C88220

#define mmPDMA0_QM_ARC_AUX_SW_INTR_9 0x4C88224

#define mmPDMA0_QM_ARC_AUX_SW_INTR_10 0x4C88228

#define mmPDMA0_QM_ARC_AUX_SW_INTR_11 0x4C8822C

#define mmPDMA0_QM_ARC_AUX_SW_INTR_12 0x4C88230

#define mmPDMA0_QM_ARC_AUX_SW_INTR_13 0x4C88234

#define mmPDMA0_QM_ARC_AUX_SW_INTR_14 0x4C88238

#define mmPDMA0_QM_ARC_AUX_SW_INTR_15 0x4C8823C

#define mmPDMA0_QM_ARC_AUX_IRQ_INTR_MASK_0 0x4C88280

#define mmPDMA0_QM_ARC_AUX_IRQ_INTR_MASK_1 0x4C88284

#define mmPDMA0_QM_ARC_AUX_ARC_SEI_INTR_STS 0x4C88290

#define mmPDMA0_QM_ARC_AUX_ARC_SEI_INTR_CLR 0x4C88294

#define mmPDMA0_QM_ARC_AUX_ARC_SEI_INTR_MASK 0x4C88298

#define mmPDMA0_QM_ARC_AUX_ARC_EXCPTN_CAUSE 0x4C8829C

#define mmPDMA0_QM_ARC_AUX_SEI_INTR_HALT_EN 0x4C882A0

#define mmPDMA0_QM_ARC_AUX_ARC_SEI_INTR_HALT_MASK 0x4C882A4

#define mmPDMA0_QM_ARC_AUX_QMAN_SEI_INTR_HALT_MASK 0x4C882A8

#define mmPDMA0_QM_ARC_AUX_ARC_REI_INTR_STS 0x4C882B0

#define mmPDMA0_QM_ARC_AUX_ARC_REI_INTR_CLR 0x4C882B4

#define mmPDMA0_QM_ARC_AUX_ARC_REI_INTR_MASK 0x4C882B8

#define mmPDMA0_QM_ARC_AUX_DCCM_ECC_ERR_ADDR 0x4C882BC

#define mmPDMA0_QM_ARC_AUX_DCCM_ECC_SYNDROME 0x4C882C0

#define mmPDMA0_QM_ARC_AUX_I_CACHE_ECC_ERR_ADDR 0x4C882C4

#define mmPDMA0_QM_ARC_AUX_I_CACHE_ECC_SYNDROME 0x4C882C8

#define mmPDMA0_QM_ARC_AUX_D_CACHE_ECC_ERR_ADDR 0x4C882CC

#define mmPDMA0_QM_ARC_AUX_D_CACHE_ECC_SYNDROME 0x4C882D0

#define mmPDMA0_QM_ARC_AUX_LBW_TRMINATE_AWADDR_ERR 0x4C882E0

#define mmPDMA0_QM_ARC_AUX_LBW_TRMINATE_ARADDR_ERR 0x4C882E4

#define mmPDMA0_QM_ARC_AUX_CFG_LBW_TERMINATE_BRESP 0x4C882E8

#define mmPDMA0_QM_ARC_AUX_CFG_LBW_TERMINATE_RRESP 0x4C882EC

#define mmPDMA0_QM_ARC_AUX_CFG_LBW_TERMINATE_AXLEN 0x4C882F0

#define mmPDMA0_QM_ARC_AUX_CFG_LBW_TERMINATE_AXSIZE 0x4C882F4

#define mmPDMA0_QM_ARC_AUX_SCRATCHPAD_0 0x4C88300

#define mmPDMA0_QM_ARC_AUX_SCRATCHPAD_1 0x4C88304

#define mmPDMA0_QM_ARC_AUX_SCRATCHPAD_2 0x4C88308

#define mmPDMA0_QM_ARC_AUX_SCRATCHPAD_3 0x4C8830C

#define mmPDMA0_QM_ARC_AUX_SCRATCHPAD_4 0x4C88310

#define mmPDMA0_QM_ARC_AUX_SCRATCHPAD_5 0x4C88314

#define mmPDMA0_QM_ARC_AUX_SCRATCHPAD_6 0x4C88318

#define mmPDMA0_QM_ARC_AUX_SCRATCHPAD_7 0x4C8831C

#define mmPDMA0_QM_ARC_AUX_TOTAL_CBU_WR_CNT 0x4C88320

#define mmPDMA0_QM_ARC_AUX_INFLIGHT_CBU_WR_CNT 0x4C88324

#define mmPDMA0_QM_ARC_AUX_TOTAL_CBU_RD_CNT 0x4C88328

#define mmPDMA0_QM_ARC_AUX_INFLIGHT_CBU_RD_CNT 0x4C8832C

#define mmPDMA0_QM_ARC_AUX_TOTAL_LBU_WR_CNT 0x4C88330

#define mmPDMA0_QM_ARC_AUX_INFLIGHT_LBU_WR_CNT 0x4C88334

#define mmPDMA0_QM_ARC_AUX_TOTAL_LBU_RD_CNT 0x4C88338

#define mmPDMA0_QM_ARC_AUX_INFLIGHT_LBU_RD_CNT 0x4C8833C

#define mmPDMA0_QM_ARC_AUX_CBU_ARUSER_OVR 0x4C88350

#define mmPDMA0_QM_ARC_AUX_CBU_ARUSER_OVR_EN 0x4C88354

#define mmPDMA0_QM_ARC_AUX_CBU_AWUSER_OVR 0x4C88358

#define mmPDMA0_QM_ARC_AUX_CBU_AWUSER_OVR_EN 0x4C8835C

#define mmPDMA0_QM_ARC_AUX_CBU_ARUSER_MSB_OVR 0x4C88360

#define mmPDMA0_QM_ARC_AUX_CBU_ARUSER_MSB_OVR_EN 0x4C88364

#define mmPDMA0_QM_ARC_AUX_CBU_AWUSER_MSB_OVR 0x4C88368

#define mmPDMA0_QM_ARC_AUX_CBU_AWUSER_MSB_OVR_EN 0x4C8836C

#define mmPDMA0_QM_ARC_AUX_CBU_AXCACHE_OVR 0x4C88370

#define mmPDMA0_QM_ARC_AUX_CBU_LOCK_OVR 0x4C88374

#define mmPDMA0_QM_ARC_AUX_CBU_PROT_OVR 0x4C88378

#define mmPDMA0_QM_ARC_AUX_CBU_MAX_OUTSTANDING 0x4C8837C

#define mmPDMA0_QM_ARC_AUX_CBU_EARLY_BRESP_EN 0x4C88380

#define mmPDMA0_QM_ARC_AUX_CBU_FORCE_RSP_OK 0x4C88384

#define mmPDMA0_QM_ARC_AUX_CBU_NO_WR_INFLIGHT 0x4C8838C

#define mmPDMA0_QM_ARC_AUX_CBU_SEI_INTR_ID 0x4C88390

#define mmPDMA0_QM_ARC_AUX_LBU_ARUSER_OVR 0x4C88400

#define mmPDMA0_QM_ARC_AUX_LBU_ARUSER_OVR_EN 0x4C88404

#define mmPDMA0_QM_ARC_AUX_LBU_AWUSER_OVR 0x4C88408

#define mmPDMA0_QM_ARC_AUX_LBU_AWUSER_OVR_EN 0x4C8840C

#define mmPDMA0_QM_ARC_AUX_LBU_AXCACHE_OVR 0x4C88420

#define mmPDMA0_QM_ARC_AUX_LBU_LOCK_OVR 0x4C88424

#define mmPDMA0_QM_ARC_AUX_LBU_PROT_OVR 0x4C88428

#define mmPDMA0_QM_ARC_AUX_LBU_MAX_OUTSTANDING 0x4C8842C

#define mmPDMA0_QM_ARC_AUX_LBU_EARLY_BRESP_EN 0x4C88430

#define mmPDMA0_QM_ARC_AUX_LBU_FORCE_RSP_OK 0x4C88434

#define mmPDMA0_QM_ARC_AUX_LBU_NO_WR_INFLIGHT 0x4C8843C

#define mmPDMA0_QM_ARC_AUX_LBU_SEI_INTR_ID 0x4C88440

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_0 0x4C88500

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_1 0x4C88504

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_2 0x4C88508

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_3 0x4C8850C

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_4 0x4C88510

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_5 0x4C88514

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_6 0x4C88518

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_7 0x4C8851C

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_SIZE_0 0x4C88520

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_SIZE_1 0x4C88524

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_SIZE_2 0x4C88528

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_SIZE_3 0x4C8852C

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_SIZE_4 0x4C88530

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_SIZE_5 0x4C88534

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_SIZE_6 0x4C88538

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_SIZE_7 0x4C8853C

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_PI_0 0x4C88540

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_PI_1 0x4C88544

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_PI_2 0x4C88548

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_PI_3 0x4C8854C

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_PI_4 0x4C88550

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_PI_5 0x4C88554

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_PI_6 0x4C88558

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_PI_7 0x4C8855C

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_CI_0 0x4C88560

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_CI_1 0x4C88564

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_CI_2 0x4C88568

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_CI_3 0x4C8856C

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_CI_4 0x4C88570

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_CI_5 0x4C88574

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_CI_6 0x4C88578

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_CI_7 0x4C8857C

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_0 0x4C88580

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_1 0x4C88584

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_2 0x4C88588

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_3 0x4C8858C

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_4 0x4C88590

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_5 0x4C88594

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_6 0x4C88598

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_7 0x4C8859C

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_0 0x4C885A0

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_1 0x4C885A4

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_2 0x4C885A8

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_3 0x4C885AC

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_4 0x4C885B0

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_5 0x4C885B4

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_6 0x4C885B8

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_7 0x4C885BC

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_0 0x4C885C0

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_1 0x4C885C4

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_2 0x4C885C8

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_3 0x4C885CC

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_4 0x4C885D0

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_5 0x4C885D4

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_6 0x4C885D8

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_7 0x4C885DC

#define mmPDMA0_QM_ARC_AUX_GENERAL_Q_VLD_ENTRY_MASK 0x4C885E0

#define mmPDMA0_QM_ARC_AUX_NIC_Q_VLD_ENTRY_MASK 0x4C885E4

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_DROP_EN 0x4C88620

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_WARN_MSG 0x4C88624

#define mmPDMA0_QM_ARC_AUX_DCCM_QUEUE_ALERT_MSG 0x4C88628

#define mmPDMA0_QM_ARC_AUX_DCCM_GEN_AXI_AWPROT 0x4C88630

#define mmPDMA0_QM_ARC_AUX_DCCM_GEN_AXI_AWUSER 0x4C88634

#define mmPDMA0_QM_ARC_AUX_DCCM_GEN_AXI_AWBURST 0x4C88638

#define mmPDMA0_QM_ARC_AUX_DCCM_GEN_AXI_AWLOCK 0x4C8863C

#define mmPDMA0_QM_ARC_AUX_DCCM_GEN_AXI_AWCACHE 0x4C88640

#define mmPDMA0_QM_ARC_AUX_DCCM_WRR_ARB_WEIGHT 0x4C88644

#define mmPDMA0_QM_ARC_AUX_DCCM_Q_PUSH_FIFO_FULL_CFG 0x4C88648

#define mmPDMA0_QM_ARC_AUX_DCCM_Q_PUSH_FIFO_CNT 0x4C8864C

#define mmPDMA0_QM_ARC_AUX_QMAN_CQ_IFIFO_SHADOW_CI 0x4C88650

#define mmPDMA0_QM_ARC_AUX_QMAN_ARC_CQ_IFIFO_SHADOW_CI 0x4C88654

#define mmPDMA0_QM_ARC_AUX_QMAN_CQ_SHADOW_CI 0x4C88658

#define mmPDMA0_QM_ARC_AUX_QMAN_ARC_CQ_SHADOW_CI 0x4C8865C

#define mmPDMA0_QM_ARC_AUX_AUX2APB_PROT 0x4C88700

#define mmPDMA0_QM_ARC_AUX_LBW_FORK_WIN_EN 0x4C88704

#define mmPDMA0_QM_ARC_AUX_QMAN_LBW_FORK_BASE_ADDR0 0x4C88708

#define mmPDMA0_QM_ARC_AUX_QMAN_LBW_FORK_ADDR_MASK0 0x4C8870C

#define mmPDMA0_QM_ARC_AUX_QMAN_LBW_FORK_BASE_ADDR1 0x4C88710

#define mmPDMA0_QM_ARC_AUX_QMAN_LBW_FORK_ADDR_MASK1 0x4C88714

#define mmPDMA0_QM_ARC_AUX_FARM_LBW_FORK_BASE_ADDR0 0x4C88718

#define mmPDMA0_QM_ARC_AUX_FARM_LBW_FORK_ADDR_MASK0 0x4C8871C

#define mmPDMA0_QM_ARC_AUX_FARM_LBW_FORK_BASE_ADDR1 0x4C88720

#define mmPDMA0_QM_ARC_AUX_FARM_LBW_FORK_ADDR_MASK1 0x4C88724

#define mmPDMA0_QM_ARC_AUX_LBW_APB_FORK_MAX_ADDR0 0x4C88728

#define mmPDMA0_QM_ARC_AUX_LBW_APB_FORK_MAX_ADDR1 0x4C8872C

#define mmPDMA0_QM_ARC_AUX_ARC_ACC_ENGS_LBW_FORK_MASK 0x4C88730

#define mmPDMA0_QM_ARC_AUX_ARC_DUP_ENG_LBW_FORK_ADDR 0x4C88734

#define mmPDMA0_QM_ARC_AUX_ARC_ACP_ENG_LBW_FORK_ADDR 0x4C88738

#define mmPDMA0_QM_ARC_AUX_ARC_ACC_ENGS_VIRTUAL_ADDR 0x4C8873C

#define mmPDMA0_QM_ARC_AUX_CBU_FORK_WIN_EN 0x4C88740

#define mmPDMA0_QM_ARC_AUX_CBU_FORK_BASE_ADDR0_LSB 0x4C88750

#define mmPDMA0_QM_ARC_AUX_CBU_FORK_BASE_ADDR0_MSB 0x4C88754

#define mmPDMA0_QM_ARC_AUX_CBU_FORK_ADDR_MASK0_LSB 0x4C88758

#define mmPDMA0_QM_ARC_AUX_CBU_FORK_ADDR_MASK0_MSB 0x4C8875C

#define mmPDMA0_QM_ARC_AUX_CBU_FORK_BASE_ADDR1_LSB 0x4C88760

#define mmPDMA0_QM_ARC_AUX_CBU_FORK_BASE_ADDR1_MSB 0x4C88764

#define mmPDMA0_QM_ARC_AUX_CBU_FORK_ADDR_MASK1_LSB 0x4C88768

#define mmPDMA0_QM_ARC_AUX_CBU_FORK_ADDR_MASK1_MSB 0x4C8876C

#define mmPDMA0_QM_ARC_AUX_CBU_FORK_BASE_ADDR2_LSB 0x4C88770

#define mmPDMA0_QM_ARC_AUX_CBU_FORK_BASE_ADDR2_MSB 0x4C88774

#define mmPDMA0_QM_ARC_AUX_CBU_FORK_ADDR_MASK2_LSB 0x4C88778

#define mmPDMA0_QM_ARC_AUX_CBU_FORK_ADDR_MASK2_MSB 0x4C8877C

#define mmPDMA0_QM_ARC_AUX_CBU_FORK_BASE_ADDR3_LSB 0x4C88780

#define mmPDMA0_QM_ARC_AUX_CBU_FORK_BASE_ADDR3_MSB 0x4C88784

#define mmPDMA0_QM_ARC_AUX_CBU_FORK_ADDR_MASK3_LSB 0x4C88788

#define mmPDMA0_QM_ARC_AUX_CBU_FORK_ADDR_MASK3_MSB 0x4C8878C

#define mmPDMA0_QM_ARC_AUX_CBU_TRMINATE_ARADDR_LSB 0x4C88790

#define mmPDMA0_QM_ARC_AUX_CBU_TRMINATE_ARADDR_MSB 0x4C88794

#define mmPDMA0_QM_ARC_AUX_CFG_CBU_TERMINATE_BRESP 0x4C88798

#define mmPDMA0_QM_ARC_AUX_CFG_CBU_TERMINATE_RRESP 0x4C8879C

#define mmPDMA0_QM_ARC_AUX_ARC_REGION_CFG_0 0x4C88800

#define mmPDMA0_QM_ARC_AUX_ARC_REGION_CFG_1 0x4C88804

#define mmPDMA0_QM_ARC_AUX_ARC_REGION_CFG_2 0x4C88808

#define mmPDMA0_QM_ARC_AUX_ARC_REGION_CFG_3 0x4C8880C

#define mmPDMA0_QM_ARC_AUX_ARC_REGION_CFG_4 0x4C88810

#define mmPDMA0_QM_ARC_AUX_ARC_REGION_CFG_5 0x4C88814

#define mmPDMA0_QM_ARC_AUX_ARC_REGION_CFG_6 0x4C88818

#define mmPDMA0_QM_ARC_AUX_ARC_REGION_CFG_7 0x4C8881C

#define mmPDMA0_QM_ARC_AUX_ARC_REGION_CFG_8 0x4C88820

#define mmPDMA0_QM_ARC_AUX_ARC_REGION_CFG_9 0x4C88824

#define mmPDMA0_QM_ARC_AUX_ARC_REGION_CFG_10 0x4C88828

#define mmPDMA0_QM_ARC_AUX_ARC_REGION_CFG_11 0x4C8882C

#define mmPDMA0_QM_ARC_AUX_ARC_REGION_CFG_12 0x4C88830

#define mmPDMA0_QM_ARC_AUX_ARC_REGION_CFG_13 0x4C88834

#define mmPDMA0_QM_ARC_AUX_ARC_REGION_CFG_14 0x4C88838

#define mmPDMA0_QM_ARC_AUX_ARC_REGION_CFG_15 0x4C8883C

#define mmPDMA0_QM_ARC_AUX_DCCM_TRMINATE_AWADDR_ERR 0x4C88840

#define mmPDMA0_QM_ARC_AUX_DCCM_TRMINATE_ARADDR_ERR 0x4C88844

#define mmPDMA0_QM_ARC_AUX_CFG_DCCM_TERMINATE_BRESP 0x4C88848

#define mmPDMA0_QM_ARC_AUX_CFG_DCCM_TERMINATE_RRESP 0x4C8884C

#define mmPDMA0_QM_ARC_AUX_CFG_DCCM_TERMINATE_EN 0x4C88850

#define mmPDMA0_QM_ARC_AUX_CFG_DCCM_SECURE_REGION 0x4C88854

#define mmPDMA0_QM_ARC_AUX_ARC_AXI_ORDERING_WR_IF_CNT 0x4C88900

#define mmPDMA0_QM_ARC_AUX_ARC_AXI_ORDERING_CTL 0x4C88904

#define mmPDMA0_QM_ARC_AUX_ARC_AXI_ORDERING_ADDR_MSK 0x4C88908

#define mmPDMA0_QM_ARC_AUX_ARC_AXI_ORDERING_ADDR 0x4C8890C

#define mmPDMA0_QM_ARC_AUX_ARC_ACC_ENGS_BUSER 0x4C88910

#define mmPDMA0_QM_ARC_AUX_MME_ARC_UPPER_DCCM_EN 0x4C88920

#endif /* ASIC_REG_PDMA0_QM_ARC_AUX_REGS_H_ */