summaryrefslogtreecommitdiff
path: root/drivers/net/chelsio/cpl5_cmd.h
blob: 45e9248979f1a7f542ea08d3e6d8fbd9434b6210 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
/*****************************************************************************
 *                                                                           *
 * File: cpl5_cmd.h                                                          *
 * $Revision: 1.4 $                                                          *
 * $Date: 2005/03/23 07:15:58 $                                              *
 * Description:                                                              *
 *  part of the Chelsio 10Gb Ethernet Driver.                                *
 *                                                                           *
 * This program is free software; you can redistribute it and/or modify      *
 * it under the terms of the GNU General Public License, version 2, as       *
 * published by the Free Software Foundation.                                *
 *                                                                           *
 * You should have received a copy of the GNU General Public License along   *
 * with this program; if not, write to the Free Software Foundation, Inc.,   *
 * 59 Temple Place - Suite 330, Boston, MA  02111-1307, USA.                 *
 *                                                                           *
 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY EXPRESS OR IMPLIED    *
 * WARRANTIES, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF      *
 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.                     *
 *                                                                           *
 * http://www.chelsio.com                                                    *
 *                                                                           *
 * Copyright (c) 2003 - 2005 Chelsio Communications, Inc.                    *
 * All rights reserved.                                                      *
 *                                                                           *
 * Maintainers: maintainers@chelsio.com                                      *
 *                                                                           *
 * Authors: Dimitrios Michailidis   <dm@chelsio.com>                         *
 *          Tina Yang               <tainay@chelsio.com>                     *
 *          Felix Marti             <felix@chelsio.com>                      *
 *          Scott Bardone           <sbardone@chelsio.com>                   *
 *          Kurt Ottaway            <kottaway@chelsio.com>                   *
 *          Frank DiMambro          <frank@chelsio.com>                      *
 *                                                                           *
 * History:                                                                  *
 *                                                                           *
 ****************************************************************************/

#ifndef _CPL5_CMD_H
#define _CPL5_CMD_H

#include <asm/byteorder.h>

#if !defined(__LITTLE_ENDIAN_BITFIELD) && !defined(__BIG_ENDIAN_BITFIELD)
#error "Adjust your <asm/byteorder.h> defines"
#endif

enum CPL_opcode {
	CPL_RX_PKT            = 0xAD,
	CPL_TX_PKT            = 0xB2,
	CPL_TX_PKT_LSO        = 0xB6,
};

enum {                /* TX_PKT_LSO ethernet types */
	CPL_ETH_II,
	CPL_ETH_II_VLAN,
	CPL_ETH_802_3,
	CPL_ETH_802_3_VLAN
};

struct cpl_rx_data {
	__u32 rsvd0;
	__u32 len;
	__u32 seq;
	__u16 urg;
	__u8  rsvd1;
	__u8  status;
};

/*
 * We want this header's alignment to be no more stringent than 2-byte aligned.
 * All fields are u8 or u16 except for the length.  However that field is not
 * used so we break it into 2 16-bit parts to easily meet our alignment needs.
 */
struct cpl_tx_pkt {
	__u8 opcode;
#if defined(__LITTLE_ENDIAN_BITFIELD)
	__u8 iff:4;
	__u8 ip_csum_dis:1;
	__u8 l4_csum_dis:1;
	__u8 vlan_valid:1;
	__u8 rsvd:1;
#else
	__u8 rsvd:1;
	__u8 vlan_valid:1;
	__u8 l4_csum_dis:1;
	__u8 ip_csum_dis:1;
	__u8 iff:4;
#endif
	__u16 vlan;
	__u16 len_hi;
	__u16 len_lo;
};

struct cpl_tx_pkt_lso {
	__u8 opcode;
#if defined(__LITTLE_ENDIAN_BITFIELD)
	__u8 iff:4;
	__u8 ip_csum_dis:1;
	__u8 l4_csum_dis:1;
	__u8 vlan_valid:1;
	__u8 rsvd:1;
#else
	__u8 rsvd:1;
	__u8 vlan_valid:1;
	__u8 l4_csum_dis:1;
	__u8 ip_csum_dis:1;
	__u8 iff:4;
#endif
	__u16 vlan;
	__u32 len;

	__u32 rsvd2;
	__u8 rsvd3;
#if defined(__LITTLE_ENDIAN_BITFIELD)
	__u8 tcp_hdr_words:4;
	__u8 ip_hdr_words:4;
#else
	__u8 ip_hdr_words:4;
	__u8 tcp_hdr_words:4;
#endif
	__u16 eth_type_mss;
};

struct cpl_rx_pkt {
	__u8 opcode;
#if defined(__LITTLE_ENDIAN_BITFIELD)
	__u8 iff:4;
	__u8 csum_valid:1;
	__u8 bad_pkt:1;
	__u8 vlan_valid:1;
	__u8 rsvd:1;
#else
	__u8 rsvd:1;
	__u8 vlan_valid:1;
	__u8 bad_pkt:1;
	__u8 csum_valid:1;
	__u8 iff:4;
#endif
	__u16 csum;
	__u16 vlan;
	__u16 len;
};

#endif