diff options
author | Emil Renner Berthing <kernel@esmil.dk> | 2023-11-30 18:19:27 +0300 |
---|---|---|
committer | Conor Dooley <conor.dooley@microchip.com> | 2023-12-13 18:50:23 +0300 |
commit | ba0074972ee9b3231b3de44650583654422e9758 (patch) | |
tree | 0115e2e3344fde7997f86ab444ab8f4212eb06c0 /arch/riscv/boot | |
parent | dd3c1b365fe92eefeae8bb0ac08e29b7ccdc3ca7 (diff) | |
download | linux-ba0074972ee9b3231b3de44650583654422e9758.tar.xz |
riscv: dts: starfive: Mark the JH7100 as having non-coherent DMAs
The StarFive JH7100 SoC has non-coherent device DMAs, so mark the
soc bus as such.
Link: https://github.com/starfive-tech/JH7100_Docs/blob/main/JH7100%20Cache%20Coherence%20V1.0.pdf
Signed-off-by: Emil Renner Berthing <kernel@esmil.dk>
Signed-off-by: Conor Dooley <conor.dooley@microchip.com>
Diffstat (limited to 'arch/riscv/boot')
-rw-r--r-- | arch/riscv/boot/dts/starfive/jh7100.dtsi | 1 |
1 files changed, 1 insertions, 0 deletions
diff --git a/arch/riscv/boot/dts/starfive/jh7100.dtsi b/arch/riscv/boot/dts/starfive/jh7100.dtsi index a40a8544b860..7c1009428c1f 100644 --- a/arch/riscv/boot/dts/starfive/jh7100.dtsi +++ b/arch/riscv/boot/dts/starfive/jh7100.dtsi @@ -144,6 +144,7 @@ interrupt-parent = <&plic>; #address-cells = <2>; #size-cells = <2>; + dma-noncoherent; ranges; clint: clint@2000000 { |