diff options
author | Aswath Govindraju <a-govindraju@ti.com> | 2022-01-28 11:11:51 +0300 |
---|---|---|
committer | Tom Rini <trini@konsulko.com> | 2022-02-08 19:00:04 +0300 |
commit | a94d70ad37fc3a7d618dabd7b2a7b5defa656f7c (patch) | |
tree | 4ae7413d378919df18de4576666f9691271e45ab /arch/arm/dts/k3-j721e-r5-common-proc-board.dts | |
parent | 68c6476146339bc0a8724e0f6314a3b71a329598 (diff) | |
download | u-boot-a94d70ad37fc3a7d618dabd7b2a7b5defa656f7c.tar.xz |
arm: dts: k3-j721e: Add support for multilink PCIe + QSGMII
Add support for QSGMII multilink configuration.
Signed-off-by: Aswath Govindraju <a-govindraju@ti.com>
Diffstat (limited to 'arch/arm/dts/k3-j721e-r5-common-proc-board.dts')
-rw-r--r-- | arch/arm/dts/k3-j721e-r5-common-proc-board.dts | 12 |
1 files changed, 10 insertions, 2 deletions
diff --git a/arch/arm/dts/k3-j721e-r5-common-proc-board.dts b/arch/arm/dts/k3-j721e-r5-common-proc-board.dts index 8299463c3e..5362c52870 100644 --- a/arch/arm/dts/k3-j721e-r5-common-proc-board.dts +++ b/arch/arm/dts/k3-j721e-r5-common-proc-board.dts @@ -374,8 +374,8 @@ }; &serdes0 { - assigned-clocks = <&serdes0 CDNS_SIERRA_PLL_CMNLC>; - assigned-clock-parents = <&wiz0_pll1_refclk>; + assigned-clocks = <&serdes0 CDNS_SIERRA_PLL_CMNLC>, <&serdes0 CDNS_SIERRA_PLL_CMNLC1>; + assigned-clock-parents = <&wiz0_pll1_refclk>, <&wiz0_pll1_refclk>; serdes0_pcie_link: link@0 { reg = <0>; @@ -384,4 +384,12 @@ cdns,phy-type = <PHY_TYPE_PCIE>; resets = <&serdes_wiz0 1>; }; + + serdes0_qsgmii_link: phy@1 { + reg = <1>; + cdns,num-lanes = <1>; + #phy-cells = <0>; + cdns,phy-type = <PHY_TYPE_QSGMII>; + resets = <&serdes_wiz0 2>; + }; }; |