summaryrefslogtreecommitdiff
path: root/include
diff options
context:
space:
mode:
authorMarek BehĂșn <marek.behun@nic.cz>2020-04-15 01:59:18 +0300
committerStefan Roese <sr@denx.de>2020-04-22 15:28:15 +0300
commit239f424f497dcda32322d3ee990f20d26a5a2f47 (patch)
tree03d98bd80c8bde4f47f41a6d78a85494c081f5e0 /include
parentbdcb29960e3a9558803632783b922f26993d219e (diff)
downloadu-boot-239f424f497dcda32322d3ee990f20d26a5a2f47.tar.xz
clk: armada-37xx-periph: fix DDR PHY clock divider values
Register value table for DDR PHY clock divider are wrong. They should be 0 or 1 for divide-by-2 or divide-by-4, respectively. Not 1 or 2. Current values do not make sense, since 2 cannot be achieved, because the register is only 1 bit long (mask is set to 1). This fixes clk dump reporting DDR PHY clock rate differently from Linux. Signed-off-by: Marek BehĂșn <marek.behun@nic.cz> Reviewed-by: Stefan Roese <sr@denx.de>
Diffstat (limited to 'include')
0 files changed, 0 insertions, 0 deletions