summaryrefslogtreecommitdiff
path: root/arch/arm/include/asm/arch-octeontx2/csrs/csrs-npa.h
blob: b70c91bf0ddfb5a096590cd25d3194bd4e912e15 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
/* SPDX-License-Identifier:    GPL-2.0
 *
 * Copyright (C) 2020 Marvell International Ltd.
 *
 * https://spdx.org/licenses
 */
#ifndef __CSRS_NPA_H__
#define __CSRS_NPA_H__

/**
 * @file
 *
 * Configuration and status register (CSR) address and type definitions for
 * NPA.
 *
 * This file is auto generated.  Do not edit.
 *
 */

/**
 * Enumeration npa_af_int_vec_e
 *
 * NPA Admin Function Interrupt Vector Enumeration Enumerates the NPA AF
 * MSI-X interrupt vectors.
 */
#define NPA_AF_INT_VEC_E_AF_ERR (3)
#define NPA_AF_INT_VEC_E_AQ_DONE (2)
#define NPA_AF_INT_VEC_E_GEN (1)
#define NPA_AF_INT_VEC_E_POISON (4)
#define NPA_AF_INT_VEC_E_RVU (0)

/**
 * Enumeration npa_aq_comp_e
 *
 * NPA Admin Queue Completion Enumeration Enumerates the values of
 * NPA_AQ_RES_S[COMPCODE].
 */
#define NPA_AQ_COMP_E_CTX_FAULT (4)
#define NPA_AQ_COMP_E_CTX_POISON (3)
#define NPA_AQ_COMP_E_GOOD (1)
#define NPA_AQ_COMP_E_LOCKERR (5)
#define NPA_AQ_COMP_E_NOTDONE (0)
#define NPA_AQ_COMP_E_SWERR (2)

/**
 * Enumeration npa_aq_ctype_e
 *
 * NPA Admin Queue Context Type Enumeration Enumerates
 * NPA_AQ_INST_S[CTYPE] values.
 */
#define NPA_AQ_CTYPE_E_AURA (0)
#define NPA_AQ_CTYPE_E_POOL (1)

/**
 * Enumeration npa_aq_instop_e
 *
 * NPA Admin Queue Opcode Enumeration Enumerates NPA_AQ_INST_S[OP]
 * values.
 */
#define NPA_AQ_INSTOP_E_INIT (1)
#define NPA_AQ_INSTOP_E_LOCK (4)
#define NPA_AQ_INSTOP_E_NOP (0)
#define NPA_AQ_INSTOP_E_READ (3)
#define NPA_AQ_INSTOP_E_UNLOCK (5)
#define NPA_AQ_INSTOP_E_WRITE (2)

/**
 * Enumeration npa_aura_err_int_e
 *
 * NPA Aura Error Interrupt Enumeration Enumerates the bit index of
 * NPA_AURA_S[ERR_INT], and NPA_AURA_S[ERR_INT_ENA].
 */
#define NPA_AURA_ERR_INT_E_AURA_ADD_OVER (1)
#define NPA_AURA_ERR_INT_E_AURA_ADD_UNDER (2)
#define NPA_AURA_ERR_INT_E_AURA_FREE_UNDER (0)
#define NPA_AURA_ERR_INT_E_POOL_DIS (3)
#define NPA_AURA_ERR_INT_E_RX(a) (0 + (a))

/**
 * Enumeration npa_bpintf_e
 *
 * NPA Backpressure Interface Enumeration Enumerates index of
 * NPA_AURA_S[BP_ENA].
 */
#define NPA_BPINTF_E_NIXX_RX(a) (0 + (a))

/**
 * Enumeration npa_inpq_e
 *
 * NPA Input Queue Enumeration Enumerates ALLOC/FREE input queues from
 * coprocessors.
 */
#define NPA_INPQ_E_AURA_OP (0xe)
#define NPA_INPQ_E_BPHY (7)
#define NPA_INPQ_E_DPI (6)
#define NPA_INPQ_E_INTERNAL_RSV (0xf)
#define NPA_INPQ_E_NIXX_RX(a) (0 + 2 * (a))
#define NPA_INPQ_E_NIXX_TX(a) (1 + 2 * (a))
#define NPA_INPQ_E_RX(a) (0 + (a))
#define NPA_INPQ_E_SSO (4)
#define NPA_INPQ_E_TIM (5)

/**
 * Enumeration npa_lf_int_vec_e
 *
 * NPA Local Function Interrupt Vector Enumeration Enumerates the NPA
 * MSI-X interrupt vectors per LF.
 */
#define NPA_LF_INT_VEC_E_ERR_INT (0x40)
#define NPA_LF_INT_VEC_E_POISON (0x41)
#define NPA_LF_INT_VEC_E_QINTX(a) (0 + (a))

/**
 * Enumeration npa_ndc0_port_e
 *
 * NPA NDC0 Port Enumeration Enumerates NPA NDC0 (NDC_IDX_E::NPA_U(0))
 * ports and the PORT index of NDC_AF_PORT()_RT()_RW()_REQ_PC and
 * NDC_AF_PORT()_RT()_RW()_LAT_PC.
 */
#define NPA_NDC0_PORT_E_AURA0 (0)
#define NPA_NDC0_PORT_E_AURA1 (1)
#define NPA_NDC0_PORT_E_POOL0 (2)
#define NPA_NDC0_PORT_E_POOL1 (3)
#define NPA_NDC0_PORT_E_STACK0 (4)
#define NPA_NDC0_PORT_E_STACK1 (5)

/**
 * Enumeration npa_pool_err_int_e
 *
 * NPA Pool Error Interrupt Enumeration Enumerates the bit index of
 * NPA_POOL_S[ERR_INT] and NPA_POOL_S[ERR_INT_ENA].
 */
#define NPA_POOL_ERR_INT_E_OVFLS (0)
#define NPA_POOL_ERR_INT_E_PERR (2)
#define NPA_POOL_ERR_INT_E_RX(a) (0 + (a))
#define NPA_POOL_ERR_INT_E_RANGE (1)

/**
 * Structure npa_aq_inst_s
 *
 * NPA Admin Queue Instruction Structure This structure specifies the AQ
 * instruction. Instructions and associated software structures are
 * stored in memory as little-endian unless NPA_AF_GEN_CFG[AF_BE] is set.
 * Hardware reads of NPA_AQ_INST_S do not allocate into LLC.  Hardware
 * reads and writes of the context structure selected by [CTYPE], [LF]
 * and [CINDEX] use the NDC and LLC caching style configured for that
 * context, i.e.: * NPA_AURA_HW_S reads and writes use
 * NPA_AF_LF()_AURAS_CFG[CACHING] and NPA_AF_LF()_AURAS_CFG[WAY_MASK]. *
 * NPA_POOL_HW_S reads and writes use NPA_AURA_HW_S[POOL_CACHING] and
 * NPA_AURA_HW_S[POOL_WAY_MASK].
 */
union npa_aq_inst_s {
	u64 u[2];
	struct npa_aq_inst_s_s {
		u64 op                               : 4;
		u64 ctype                            : 4;
		u64 lf                               : 9;
		u64 reserved_17_23                   : 7;
		u64 cindex                           : 20;
		u64 reserved_44_62                   : 19;
		u64 doneint                          : 1;
		u64 res_addr                         : 64;
	} s;
	/* struct npa_aq_inst_s_s cn; */
};

/**
 * Structure npa_aq_res_s
 *
 * NPA Admin Queue Result Structure NPA writes this structure after it
 * completes the NPA_AQ_INST_S instruction. The result structure is
 * exactly 16 bytes, and each instruction completion produces exactly one
 * result structure.  Results and associated software structures are
 * stored in memory as little-endian unless NPA_AF_GEN_CFG[AF_BE] is set.
 * When [OP] = NPA_AQ_INSTOP_E::INIT, WRITE or READ, this structure is
 * immediately followed by context read or write data. See
 * NPA_AQ_INSTOP_E.  Hardware writes of NPA_AQ_RES_S and context data
 * always allocate into LLC. Hardware reads of context data do not
 * allocate into LLC.
 */
union npa_aq_res_s {
	u64 u[2];
	struct npa_aq_res_s_s {
		u64 op                               : 4;
		u64 ctype                            : 4;
		u64 compcode                         : 8;
		u64 doneint                          : 1;
		u64 reserved_17_63                   : 47;
		u64 reserved_64_127                  : 64;
	} s;
	/* struct npa_aq_res_s_s cn; */
};

/**
 * Structure npa_aura_op_wdata_s
 *
 * NPA Aura Operation Write Data Structure This structure specifies the
 * write data format of a 64-bit atomic load-and-add to
 * NPA_LF_AURA_OP_ALLOC() and NPA_LF_POOL_OP_PC, and a 128-bit atomic
 * CASP operation to NPA_LF_AURA_OP_ALLOC().
 */
union npa_aura_op_wdata_s {
	u64 u;
	struct npa_aura_op_wdata_s_s {
		u64 aura                             : 20;
		u64 reserved_20_62                   : 43;
		u64 drop                             : 1;
	} s;
	/* struct npa_aura_op_wdata_s_s cn; */
};

/**
 * Structure npa_aura_s
 *
 * NPA Aura Context Structure This structure specifies the format used by
 * software with the NPA admin queue to read and write an aura's
 * NPA_AURA_HW_S structure maintained by hardware in LLC/DRAM.
 */
union npa_aura_s {
	u64 u[8];
	struct npa_aura_s_s {
		u64 pool_addr                        : 64;
		u64 ena                              : 1;
		u64 reserved_65_66                   : 2;
		u64 pool_caching                     : 1;
		u64 pool_way_mask                    : 16;
		u64 avg_con                          : 9;
		u64 reserved_93                      : 1;
		u64 pool_drop_ena                    : 1;
		u64 aura_drop_ena                    : 1;
		u64 bp_ena                           : 2;
		u64 reserved_98_103                  : 6;
		u64 aura_drop                        : 8;
		u64 shift                            : 6;
		u64 reserved_118_119                 : 2;
		u64 avg_level                        : 8;
		u64 count                            : 36;
		u64 reserved_164_167                 : 4;
		u64 nix0_bpid                        : 9;
		u64 reserved_177_179                 : 3;
		u64 nix1_bpid                        : 9;
		u64 reserved_189_191                 : 3;
		u64 limit                            : 36;
		u64 reserved_228_231                 : 4;
		u64 bp                               : 8;
		u64 reserved_240_243                 : 4;
		u64 fc_ena                           : 1;
		u64 fc_up_crossing                   : 1;
		u64 fc_stype                         : 2;
		u64 fc_hyst_bits                     : 4;
		u64 reserved_252_255                 : 4;
		u64 fc_addr                          : 64;
		u64 pool_drop                        : 8;
		u64 update_time                      : 16;
		u64 err_int                          : 8;
		u64 err_int_ena                      : 8;
		u64 thresh_int                       : 1;
		u64 thresh_int_ena                   : 1;
		u64 thresh_up                        : 1;
		u64 reserved_363                     : 1;
		u64 thresh_qint_idx                  : 7;
		u64 reserved_371                     : 1;
		u64 err_qint_idx                     : 7;
		u64 reserved_379_383                 : 5;
		u64 thresh                           : 36;
		u64 reserved_420_447                 : 28;
		u64 reserved_448_511                 : 64;
	} s;
	/* struct npa_aura_s_s cn; */
};

/**
 * Structure npa_pool_s
 *
 * NPA Pool Context Structure This structure specifies the format used by
 * software with the NPA admin queue to read and write a pool's
 * NPA_POOL_HW_S structure maintained by hardware in LLC/DRAM.
 */
union npa_pool_s {
	u64 u[16];
	struct npa_pool_s_s {
		u64 stack_base                       : 64;
		u64 ena                              : 1;
		u64 nat_align                        : 1;
		u64 reserved_66_67                   : 2;
		u64 stack_caching                    : 1;
		u64 reserved_69_71                   : 3;
		u64 stack_way_mask                   : 16;
		u64 buf_offset                       : 12;
		u64 reserved_100_103                 : 4;
		u64 buf_size                         : 11;
		u64 reserved_115_127                 : 13;
		u64 stack_max_pages                  : 32;
		u64 stack_pages                      : 32;
		u64 op_pc                            : 48;
		u64 reserved_240_255                 : 16;
		u64 stack_offset                     : 4;
		u64 reserved_260_263                 : 4;
		u64 shift                            : 6;
		u64 reserved_270_271                 : 2;
		u64 avg_level                        : 8;
		u64 avg_con                          : 9;
		u64 fc_ena                           : 1;
		u64 fc_stype                         : 2;
		u64 fc_hyst_bits                     : 4;
		u64 fc_up_crossing                   : 1;
		u64 reserved_297_299                 : 3;
		u64 update_time                      : 16;
		u64 reserved_316_319                 : 4;
		u64 fc_addr                          : 64;
		u64 ptr_start                        : 64;
		u64 ptr_end                          : 64;
		u64 reserved_512_535                 : 24;
		u64 err_int                          : 8;
		u64 err_int_ena                      : 8;
		u64 thresh_int                       : 1;
		u64 thresh_int_ena                   : 1;
		u64 thresh_up                        : 1;
		u64 reserved_555                     : 1;
		u64 thresh_qint_idx                  : 7;
		u64 reserved_563                     : 1;
		u64 err_qint_idx                     : 7;
		u64 reserved_571_575                 : 5;
		u64 thresh                           : 36;
		u64 reserved_612_639                 : 28;
		u64 reserved_640_703                 : 64;
		u64 reserved_704_767                 : 64;
		u64 reserved_768_831                 : 64;
		u64 reserved_832_895                 : 64;
		u64 reserved_896_959                 : 64;
		u64 reserved_960_1023                : 64;
	} s;
	/* struct npa_pool_s_s cn; */
};

/**
 * Structure npa_qint_hw_s
 *
 * NPA Queue Interrupt Context Hardware Structure This structure contains
 * context state maintained by hardware for each queue interrupt (QINT)
 * in NDC/LLC/DRAM. Software accesses this structure with the
 * NPA_LF_QINT()_* registers. Hardware maintains a table of
 * NPA_AF_CONST[QINTS] contiguous NPA_QINT_HW_S structures per LF
 * starting at IOVA NPA_AF_LF()_QINTS_BASE. Always stored in byte
 * invariant little-endian format (LE8).
 */
union npa_qint_hw_s {
	u32 u;
	struct npa_qint_hw_s_s {
		u32 count                            : 22;
		u32 reserved_22_30                   : 9;
		u32 ena                              : 1;
	} s;
	/* struct npa_qint_hw_s_s cn; */
};

/**
 * Register (RVU_PF_BAR0) npa_af_active_cycles_pc
 *
 * NPA AF Active Cycles Register
 */
union npa_af_active_cycles_pc {
	u64 u;
	struct npa_af_active_cycles_pc_s {
		u64 act_cyc                          : 64;
	} s;
	/* struct npa_af_active_cycles_pc_s cn; */
};

static inline u64 NPA_AF_ACTIVE_CYCLES_PC(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_ACTIVE_CYCLES_PC(void)
{
	return 0xf0;
}

/**
 * Register (RVU_PF_BAR0) npa_af_aq_base
 *
 * NPA AF Admin Queue Base Address Register
 */
union npa_af_aq_base {
	u64 u;
	struct npa_af_aq_base_s {
		u64 reserved_0_6                     : 7;
		u64 base_addr                        : 46;
		u64 reserved_53_63                   : 11;
	} s;
	/* struct npa_af_aq_base_s cn; */
};

static inline u64 NPA_AF_AQ_BASE(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_AQ_BASE(void)
{
	return 0x610;
}

/**
 * Register (RVU_PF_BAR0) npa_af_aq_cfg
 *
 * NPA AF Admin Queue Configuration Register
 */
union npa_af_aq_cfg {
	u64 u;
	struct npa_af_aq_cfg_s {
		u64 qsize                            : 4;
		u64 reserved_4_63                    : 60;
	} s;
	/* struct npa_af_aq_cfg_s cn; */
};

static inline u64 NPA_AF_AQ_CFG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_AQ_CFG(void)
{
	return 0x600;
}

/**
 * Register (RVU_PF_BAR0) npa_af_aq_done
 *
 * NPA AF AQ Done Count Register
 */
union npa_af_aq_done {
	u64 u;
	struct npa_af_aq_done_s {
		u64 done                             : 20;
		u64 reserved_20_63                   : 44;
	} s;
	/* struct npa_af_aq_done_s cn; */
};

static inline u64 NPA_AF_AQ_DONE(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_AQ_DONE(void)
{
	return 0x650;
}

/**
 * Register (RVU_PF_BAR0) npa_af_aq_done_ack
 *
 * NPA AF AQ Done Count Ack Register This register is written by software
 * to acknowledge interrupts.
 */
union npa_af_aq_done_ack {
	u64 u;
	struct npa_af_aq_done_ack_s {
		u64 done_ack                         : 20;
		u64 reserved_20_63                   : 44;
	} s;
	/* struct npa_af_aq_done_ack_s cn; */
};

static inline u64 NPA_AF_AQ_DONE_ACK(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_AQ_DONE_ACK(void)
{
	return 0x660;
}

/**
 * Register (RVU_PF_BAR0) npa_af_aq_done_ena_w1c
 *
 * NPA AF AQ Done Interrupt Enable Clear Register This register clears
 * interrupt enable bits.
 */
union npa_af_aq_done_ena_w1c {
	u64 u;
	struct npa_af_aq_done_ena_w1c_s {
		u64 done                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct npa_af_aq_done_ena_w1c_s cn; */
};

static inline u64 NPA_AF_AQ_DONE_ENA_W1C(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_AQ_DONE_ENA_W1C(void)
{
	return 0x698;
}

/**
 * Register (RVU_PF_BAR0) npa_af_aq_done_ena_w1s
 *
 * NPA AF AQ Done Interrupt Enable Set Register This register sets
 * interrupt enable bits.
 */
union npa_af_aq_done_ena_w1s {
	u64 u;
	struct npa_af_aq_done_ena_w1s_s {
		u64 done                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct npa_af_aq_done_ena_w1s_s cn; */
};

static inline u64 NPA_AF_AQ_DONE_ENA_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_AQ_DONE_ENA_W1S(void)
{
	return 0x690;
}

/**
 * Register (RVU_PF_BAR0) npa_af_aq_done_int
 *
 * NPA AF AQ Done Interrupt Register
 */
union npa_af_aq_done_int {
	u64 u;
	struct npa_af_aq_done_int_s {
		u64 done                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct npa_af_aq_done_int_s cn; */
};

static inline u64 NPA_AF_AQ_DONE_INT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_AQ_DONE_INT(void)
{
	return 0x680;
}

/**
 * Register (RVU_PF_BAR0) npa_af_aq_done_int_w1s
 *
 * INTERNAL: NPA AF AQ Done Interrupt Set Register
 */
union npa_af_aq_done_int_w1s {
	u64 u;
	struct npa_af_aq_done_int_w1s_s {
		u64 done                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct npa_af_aq_done_int_w1s_s cn; */
};

static inline u64 NPA_AF_AQ_DONE_INT_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_AQ_DONE_INT_W1S(void)
{
	return 0x688;
}

/**
 * Register (RVU_PF_BAR0) npa_af_aq_done_timer
 *
 * NPA AF Admin Queue Done Interrupt Timer Register Used to debug the
 * queue interrupt coalescing timer.
 */
union npa_af_aq_done_timer {
	u64 u;
	struct npa_af_aq_done_timer_s {
		u64 count                            : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct npa_af_aq_done_timer_s cn; */
};

static inline u64 NPA_AF_AQ_DONE_TIMER(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_AQ_DONE_TIMER(void)
{
	return 0x670;
}

/**
 * Register (RVU_PF_BAR0) npa_af_aq_done_wait
 *
 * NPA AF AQ Done Interrupt Coalescing Wait Register Specifies the queue
 * interrupt coalescing settings.
 */
union npa_af_aq_done_wait {
	u64 u;
	struct npa_af_aq_done_wait_s {
		u64 num_wait                         : 20;
		u64 reserved_20_31                   : 12;
		u64 time_wait                        : 16;
		u64 reserved_48_63                   : 16;
	} s;
	/* struct npa_af_aq_done_wait_s cn; */
};

static inline u64 NPA_AF_AQ_DONE_WAIT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_AQ_DONE_WAIT(void)
{
	return 0x640;
}

/**
 * Register (RVU_PF_BAR0) npa_af_aq_door
 *
 * NPA AF Admin Queue Doorbell Register Software writes to this register
 * to enqueue one or more entries to AQ.
 */
union npa_af_aq_door {
	u64 u;
	struct npa_af_aq_door_s {
		u64 count                            : 16;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct npa_af_aq_door_s cn; */
};

static inline u64 NPA_AF_AQ_DOOR(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_AQ_DOOR(void)
{
	return 0x630;
}

/**
 * Register (RVU_PF_BAR0) npa_af_aq_status
 *
 * NPA AF Admin Queue Status Register
 */
union npa_af_aq_status {
	u64 u;
	struct npa_af_aq_status_s {
		u64 reserved_0_3                     : 4;
		u64 head_ptr                         : 20;
		u64 reserved_24_35                   : 12;
		u64 tail_ptr                         : 20;
		u64 reserved_56_61                   : 6;
		u64 aq_busy                          : 1;
		u64 aq_err                           : 1;
	} s;
	struct npa_af_aq_status_cn {
		u64 reserved_0_3                     : 4;
		u64 head_ptr                         : 20;
		u64 reserved_24_31                   : 8;
		u64 reserved_32_35                   : 4;
		u64 tail_ptr                         : 20;
		u64 reserved_56_61                   : 6;
		u64 aq_busy                          : 1;
		u64 aq_err                           : 1;
	} cn;
};

static inline u64 NPA_AF_AQ_STATUS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_AQ_STATUS(void)
{
	return 0x620;
}

/**
 * Register (RVU_PF_BAR0) npa_af_avg_delay
 *
 * NPA AF Queue Average Delay Register
 */
union npa_af_avg_delay {
	u64 u;
	struct npa_af_avg_delay_s {
		u64 avg_dly                          : 19;
		u64 reserved_19_23                   : 5;
		u64 avg_timer                        : 16;
		u64 reserved_40_62                   : 23;
		u64 avg_timer_dis                    : 1;
	} s;
	/* struct npa_af_avg_delay_s cn; */
};

static inline u64 NPA_AF_AVG_DELAY(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_AVG_DELAY(void)
{
	return 0x100;
}

/**
 * Register (RVU_PF_BAR0) npa_af_bar2_alias#
 *
 * INTERNAL: NPA Admin Function  BAR2 Alias Registers  These registers
 * alias to the NPA BAR2 registers for the PF and function selected by
 * NPA_AF_BAR2_SEL[PF_FUNC].  Internal: Not implemented. Placeholder for
 * bug33464.
 */
union npa_af_bar2_aliasx {
	u64 u;
	struct npa_af_bar2_aliasx_s {
		u64 data                             : 64;
	} s;
	/* struct npa_af_bar2_aliasx_s cn; */
};

static inline u64 NPA_AF_BAR2_ALIASX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_BAR2_ALIASX(u64 a)
{
	return 0x9100000 + 8 * a;
}

/**
 * Register (RVU_PF_BAR0) npa_af_bar2_sel
 *
 * INTERNAL: NPA Admin Function BAR2 Select Register  This register
 * configures BAR2 accesses from the NPA_AF_BAR2_ALIAS() registers in
 * BAR0. Internal: Not implemented. Placeholder for bug33464.
 */
union npa_af_bar2_sel {
	u64 u;
	struct npa_af_bar2_sel_s {
		u64 alias_pf_func                    : 16;
		u64 alias_ena                        : 1;
		u64 reserved_17_63                   : 47;
	} s;
	/* struct npa_af_bar2_sel_s cn; */
};

static inline u64 NPA_AF_BAR2_SEL(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_BAR2_SEL(void)
{
	return 0x9000000;
}

/**
 * Register (RVU_PF_BAR0) npa_af_blk_rst
 *
 * NPA AF Block Reset Register
 */
union npa_af_blk_rst {
	u64 u;
	struct npa_af_blk_rst_s {
		u64 rst                              : 1;
		u64 reserved_1_62                    : 62;
		u64 busy                             : 1;
	} s;
	/* struct npa_af_blk_rst_s cn; */
};

static inline u64 NPA_AF_BLK_RST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_BLK_RST(void)
{
	return 0;
}

/**
 * Register (RVU_PF_BAR0) npa_af_bp_test
 *
 * INTERNAL: NPA AF Backpressure Test Register
 */
union npa_af_bp_test {
	u64 u;
	struct npa_af_bp_test_s {
		u64 lfsr_freq                        : 12;
		u64 reserved_12_15                   : 4;
		u64 bp_cfg                           : 32;
		u64 enable                           : 16;
	} s;
	/* struct npa_af_bp_test_s cn; */
};

static inline u64 NPA_AF_BP_TEST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_BP_TEST(void)
{
	return 0x200;
}

/**
 * Register (RVU_PF_BAR0) npa_af_const
 *
 * NPA AF Constants Register This register contains constants for
 * software discovery.
 */
union npa_af_const {
	u64 u;
	struct npa_af_const_s {
		u64 stack_page_bytes                 : 8;
		u64 stack_page_ptrs                  : 8;
		u64 lfs                              : 12;
		u64 qints                            : 12;
		u64 num_ndc                          : 3;
		u64 reserved_43_63                   : 21;
	} s;
	/* struct npa_af_const_s cn; */
};

static inline u64 NPA_AF_CONST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_CONST(void)
{
	return 0x10;
}

/**
 * Register (RVU_PF_BAR0) npa_af_const1
 *
 * NPA AF Constants Register 1 This register contains constants for
 * software discovery.
 */
union npa_af_const1 {
	u64 u;
	struct npa_af_const1_s {
		u64 aura_log2bytes                   : 4;
		u64 pool_log2bytes                   : 4;
		u64 qint_log2bytes                   : 4;
		u64 reserved_12_63                   : 52;
	} s;
	/* struct npa_af_const1_s cn; */
};

static inline u64 NPA_AF_CONST1(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_CONST1(void)
{
	return 0x18;
}

/**
 * Register (RVU_PF_BAR0) npa_af_dtx_filter_ctl
 *
 * NPA AF DTX LF Filter Control Register
 */
union npa_af_dtx_filter_ctl {
	u64 u;
	struct npa_af_dtx_filter_ctl_s {
		u64 ena                              : 1;
		u64 reserved_1_3                     : 3;
		u64 lf                               : 7;
		u64 reserved_11_63                   : 53;
	} s;
	/* struct npa_af_dtx_filter_ctl_s cn; */
};

static inline u64 NPA_AF_DTX_FILTER_CTL(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_DTX_FILTER_CTL(void)
{
	return 0x10040;
}

/**
 * Register (RVU_PF_BAR0) npa_af_eco
 *
 * INTERNAL: NPA AF ECO Register
 */
union npa_af_eco {
	u64 u;
	struct npa_af_eco_s {
		u64 eco_rw                           : 32;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct npa_af_eco_s cn; */
};

static inline u64 NPA_AF_ECO(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_ECO(void)
{
	return 0x300;
}

/**
 * Register (RVU_PF_BAR0) npa_af_err_int
 *
 * NPA Admin Function Error Interrupt Register
 */
union npa_af_err_int {
	u64 u;
	struct npa_af_err_int_s {
		u64 reserved_0_11                    : 12;
		u64 aq_door_err                      : 1;
		u64 aq_res_fault                     : 1;
		u64 aq_inst_fault                    : 1;
		u64 reserved_15_63                   : 49;
	} s;
	/* struct npa_af_err_int_s cn; */
};

static inline u64 NPA_AF_ERR_INT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_ERR_INT(void)
{
	return 0x180;
}

/**
 * Register (RVU_PF_BAR0) npa_af_err_int_ena_w1c
 *
 * NPA Admin Function Error Interrupt Enable Clear Register This register
 * clears interrupt enable bits.
 */
union npa_af_err_int_ena_w1c {
	u64 u;
	struct npa_af_err_int_ena_w1c_s {
		u64 reserved_0_11                    : 12;
		u64 aq_door_err                      : 1;
		u64 aq_res_fault                     : 1;
		u64 aq_inst_fault                    : 1;
		u64 reserved_15_63                   : 49;
	} s;
	/* struct npa_af_err_int_ena_w1c_s cn; */
};

static inline u64 NPA_AF_ERR_INT_ENA_W1C(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_ERR_INT_ENA_W1C(void)
{
	return 0x198;
}

/**
 * Register (RVU_PF_BAR0) npa_af_err_int_ena_w1s
 *
 * NPA Admin Function Error Interrupt Enable Set Register This register
 * sets interrupt enable bits.
 */
union npa_af_err_int_ena_w1s {
	u64 u;
	struct npa_af_err_int_ena_w1s_s {
		u64 reserved_0_11                    : 12;
		u64 aq_door_err                      : 1;
		u64 aq_res_fault                     : 1;
		u64 aq_inst_fault                    : 1;
		u64 reserved_15_63                   : 49;
	} s;
	/* struct npa_af_err_int_ena_w1s_s cn; */
};

static inline u64 NPA_AF_ERR_INT_ENA_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_ERR_INT_ENA_W1S(void)
{
	return 0x190;
}

/**
 * Register (RVU_PF_BAR0) npa_af_err_int_w1s
 *
 * NPA Admin Function Error Interrupt Set Register This register sets
 * interrupt bits.
 */
union npa_af_err_int_w1s {
	u64 u;
	struct npa_af_err_int_w1s_s {
		u64 reserved_0_11                    : 12;
		u64 aq_door_err                      : 1;
		u64 aq_res_fault                     : 1;
		u64 aq_inst_fault                    : 1;
		u64 reserved_15_63                   : 49;
	} s;
	/* struct npa_af_err_int_w1s_s cn; */
};

static inline u64 NPA_AF_ERR_INT_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_ERR_INT_W1S(void)
{
	return 0x188;
}

/**
 * Register (RVU_PF_BAR0) npa_af_gen_cfg
 *
 * NPA AF General Configuration Register This register provides NPA
 * control and status information.
 */
union npa_af_gen_cfg {
	u64 u;
	struct npa_af_gen_cfg_s {
		u64 reserved_0                       : 1;
		u64 af_be                            : 1;
		u64 reserved_2                       : 1;
		u64 force_cond_clk_en                : 1;
		u64 force_intf_clk_en                : 1;
		u64 reserved_5_9                     : 5;
		u64 ocla_bp                          : 1;
		u64 reserved_11                      : 1;
		u64 ratem1                           : 4;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct npa_af_gen_cfg_s cn; */
};

static inline u64 NPA_AF_GEN_CFG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_GEN_CFG(void)
{
	return 0x30;
}

/**
 * Register (RVU_PF_BAR0) npa_af_gen_int
 *
 * NPA AF General Interrupt Register This register contains general error
 * interrupt summary bits.
 */
union npa_af_gen_int {
	u64 u;
	struct npa_af_gen_int_s {
		u64 free_dis                         : 16;
		u64 alloc_dis                        : 16;
		u64 unmapped_pf_func                 : 1;
		u64 reserved_33_63                   : 31;
	} s;
	/* struct npa_af_gen_int_s cn; */
};

static inline u64 NPA_AF_GEN_INT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_GEN_INT(void)
{
	return 0x140;
}

/**
 * Register (RVU_PF_BAR0) npa_af_gen_int_ena_w1c
 *
 * NPA AF General Interrupt Enable Clear Register This register clears
 * interrupt enable bits.
 */
union npa_af_gen_int_ena_w1c {
	u64 u;
	struct npa_af_gen_int_ena_w1c_s {
		u64 free_dis                         : 16;
		u64 alloc_dis                        : 16;
		u64 unmapped_pf_func                 : 1;
		u64 reserved_33_63                   : 31;
	} s;
	/* struct npa_af_gen_int_ena_w1c_s cn; */
};

static inline u64 NPA_AF_GEN_INT_ENA_W1C(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_GEN_INT_ENA_W1C(void)
{
	return 0x158;
}

/**
 * Register (RVU_PF_BAR0) npa_af_gen_int_ena_w1s
 *
 * NPA AF General Interrupt Enable Set Register This register sets
 * interrupt enable bits.
 */
union npa_af_gen_int_ena_w1s {
	u64 u;
	struct npa_af_gen_int_ena_w1s_s {
		u64 free_dis                         : 16;
		u64 alloc_dis                        : 16;
		u64 unmapped_pf_func                 : 1;
		u64 reserved_33_63                   : 31;
	} s;
	/* struct npa_af_gen_int_ena_w1s_s cn; */
};

static inline u64 NPA_AF_GEN_INT_ENA_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_GEN_INT_ENA_W1S(void)
{
	return 0x150;
}

/**
 * Register (RVU_PF_BAR0) npa_af_gen_int_w1s
 *
 * NPA AF General Interrupt Set Register This register sets interrupt
 * bits.
 */
union npa_af_gen_int_w1s {
	u64 u;
	struct npa_af_gen_int_w1s_s {
		u64 free_dis                         : 16;
		u64 alloc_dis                        : 16;
		u64 unmapped_pf_func                 : 1;
		u64 reserved_33_63                   : 31;
	} s;
	/* struct npa_af_gen_int_w1s_s cn; */
};

static inline u64 NPA_AF_GEN_INT_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_GEN_INT_W1S(void)
{
	return 0x148;
}

/**
 * Register (RVU_PF_BAR0) npa_af_inp_ctl
 *
 * NPA AF Input Control Register
 */
union npa_af_inp_ctl {
	u64 u;
	struct npa_af_inp_ctl_s {
		u64 free_dis                         : 16;
		u64 alloc_dis                        : 16;
		u64 reserved_32_63                   : 32;
	} s;
	/* struct npa_af_inp_ctl_s cn; */
};

static inline u64 NPA_AF_INP_CTL(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_INP_CTL(void)
{
	return 0xd0;
}

/**
 * Register (RVU_PF_BAR0) npa_af_lf#_auras_cfg
 *
 * NPA AF Local Function Auras Configuration Registers
 */
union npa_af_lfx_auras_cfg {
	u64 u;
	struct npa_af_lfx_auras_cfg_s {
		u64 way_mask                         : 16;
		u64 loc_aura_size                    : 4;
		u64 loc_aura_offset                  : 14;
		u64 caching                          : 1;
		u64 be                               : 1;
		u64 rmt_aura_size                    : 4;
		u64 rmt_aura_offset                  : 14;
		u64 rmt_lf                           : 7;
		u64 reserved_61_63                   : 3;
	} s;
	struct npa_af_lfx_auras_cfg_cn96xxp1 {
		u64 way_mask                         : 16;
		u64 loc_aura_size                    : 4;
		u64 loc_aura_offset                  : 14;
		u64 caching                          : 1;
		u64 reserved_35                      : 1;
		u64 rmt_aura_size                    : 4;
		u64 rmt_aura_offset                  : 14;
		u64 rmt_lf                           : 7;
		u64 reserved_61_63                   : 3;
	} cn96xxp1;
	/* struct npa_af_lfx_auras_cfg_s cn96xxp3; */
	/* struct npa_af_lfx_auras_cfg_s cnf95xx; */
};

static inline u64 NPA_AF_LFX_AURAS_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_LFX_AURAS_CFG(u64 a)
{
	return 0x4000 + 0x40000 * a;
}

/**
 * Register (RVU_PF_BAR0) npa_af_lf#_loc_auras_base
 *
 * NPA AF Local Function Auras Base Registers
 */
union npa_af_lfx_loc_auras_base {
	u64 u;
	struct npa_af_lfx_loc_auras_base_s {
		u64 reserved_0_6                     : 7;
		u64 addr                             : 46;
		u64 reserved_53_63                   : 11;
	} s;
	/* struct npa_af_lfx_loc_auras_base_s cn; */
};

static inline u64 NPA_AF_LFX_LOC_AURAS_BASE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_LFX_LOC_AURAS_BASE(u64 a)
{
	return 0x4010 + 0x40000 * a;
}

/**
 * Register (RVU_PF_BAR0) npa_af_lf#_qints_base
 *
 * NPA AF Local Function Queue Interrupts Base Registers
 */
union npa_af_lfx_qints_base {
	u64 u;
	struct npa_af_lfx_qints_base_s {
		u64 reserved_0_6                     : 7;
		u64 addr                             : 46;
		u64 reserved_53_63                   : 11;
	} s;
	/* struct npa_af_lfx_qints_base_s cn; */
};

static inline u64 NPA_AF_LFX_QINTS_BASE(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_LFX_QINTS_BASE(u64 a)
{
	return 0x4110 + 0x40000 * a;
}

/**
 * Register (RVU_PF_BAR0) npa_af_lf#_qints_cfg
 *
 * NPA AF Local Function Queue Interrupts Configuration Registers This
 * register controls access to the LF's queue interrupt context table in
 * LLC/DRAM. The table consists of NPA_AF_CONST[QINTS] contiguous
 * NPA_QINT_HW_S structures. The size of each structure is 1 \<\<
 * NPA_AF_CONST1[QINT_LOG2BYTES] bytes.
 */
union npa_af_lfx_qints_cfg {
	u64 u;
	struct npa_af_lfx_qints_cfg_s {
		u64 reserved_0_19                    : 20;
		u64 way_mask                         : 16;
		u64 caching                          : 2;
		u64 reserved_38_63                   : 26;
	} s;
	/* struct npa_af_lfx_qints_cfg_s cn; */
};

static inline u64 NPA_AF_LFX_QINTS_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_LFX_QINTS_CFG(u64 a)
{
	return 0x4100 + 0x40000 * a;
}

/**
 * Register (RVU_PF_BAR0) npa_af_lf_rst
 *
 * NPA Admin Function LF Reset Register
 */
union npa_af_lf_rst {
	u64 u;
	struct npa_af_lf_rst_s {
		u64 lf                               : 8;
		u64 reserved_8_11                    : 4;
		u64 exec                             : 1;
		u64 reserved_13_63                   : 51;
	} s;
	/* struct npa_af_lf_rst_s cn; */
};

static inline u64 NPA_AF_LF_RST(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_LF_RST(void)
{
	return 0x20;
}

/**
 * Register (RVU_PF_BAR0) npa_af_ndc_cfg
 *
 * NDC AF General Configuration Register This register provides NDC
 * control.
 */
union npa_af_ndc_cfg {
	u64 u;
	struct npa_af_ndc_cfg_s {
		u64 ndc_bypass                       : 1;
		u64 ndc_ign_pois                     : 1;
		u64 byp_aura                         : 1;
		u64 byp_pool                         : 1;
		u64 byp_stack                        : 1;
		u64 byp_qint                         : 1;
		u64 reserved_6_63                    : 58;
	} s;
	/* struct npa_af_ndc_cfg_s cn; */
};

static inline u64 NPA_AF_NDC_CFG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_NDC_CFG(void)
{
	return 0x40;
}

/**
 * Register (RVU_PF_BAR0) npa_af_ndc_sync
 *
 * NPA AF NDC Sync Register Used to synchronize the NPA NDC.
 */
union npa_af_ndc_sync {
	u64 u;
	struct npa_af_ndc_sync_s {
		u64 lf                               : 8;
		u64 reserved_8_11                    : 4;
		u64 exec                             : 1;
		u64 reserved_13_63                   : 51;
	} s;
	/* struct npa_af_ndc_sync_s cn; */
};

static inline u64 NPA_AF_NDC_SYNC(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_NDC_SYNC(void)
{
	return 0x50;
}

/**
 * Register (RVU_PF_BAR0) npa_af_ras
 *
 * NPA AF RAS Interrupt Register This register is intended for delivery
 * of RAS events to the SCP, so should be ignored by OS drivers.
 */
union npa_af_ras {
	u64 u;
	struct npa_af_ras_s {
		u64 reserved_0_31                    : 32;
		u64 aq_ctx_poison                    : 1;
		u64 aq_res_poison                    : 1;
		u64 aq_inst_poison                   : 1;
		u64 reserved_35_63                   : 29;
	} s;
	/* struct npa_af_ras_s cn; */
};

static inline u64 NPA_AF_RAS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_RAS(void)
{
	return 0x1a0;
}

/**
 * Register (RVU_PF_BAR0) npa_af_ras_ena_w1c
 *
 * NPA AF RAS Interrupt Enable Clear Register This register clears
 * interrupt enable bits.
 */
union npa_af_ras_ena_w1c {
	u64 u;
	struct npa_af_ras_ena_w1c_s {
		u64 reserved_0_31                    : 32;
		u64 aq_ctx_poison                    : 1;
		u64 aq_res_poison                    : 1;
		u64 aq_inst_poison                   : 1;
		u64 reserved_35_63                   : 29;
	} s;
	/* struct npa_af_ras_ena_w1c_s cn; */
};

static inline u64 NPA_AF_RAS_ENA_W1C(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_RAS_ENA_W1C(void)
{
	return 0x1b8;
}

/**
 * Register (RVU_PF_BAR0) npa_af_ras_ena_w1s
 *
 * NPA AF RAS Interrupt Enable Set Register This register sets interrupt
 * enable bits.
 */
union npa_af_ras_ena_w1s {
	u64 u;
	struct npa_af_ras_ena_w1s_s {
		u64 reserved_0_31                    : 32;
		u64 aq_ctx_poison                    : 1;
		u64 aq_res_poison                    : 1;
		u64 aq_inst_poison                   : 1;
		u64 reserved_35_63                   : 29;
	} s;
	/* struct npa_af_ras_ena_w1s_s cn; */
};

static inline u64 NPA_AF_RAS_ENA_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_RAS_ENA_W1S(void)
{
	return 0x1b0;
}

/**
 * Register (RVU_PF_BAR0) npa_af_ras_w1s
 *
 * NPA AF RAS Interrupt Set Register This register sets interrupt bits.
 */
union npa_af_ras_w1s {
	u64 u;
	struct npa_af_ras_w1s_s {
		u64 reserved_0_31                    : 32;
		u64 aq_ctx_poison                    : 1;
		u64 aq_res_poison                    : 1;
		u64 aq_inst_poison                   : 1;
		u64 reserved_35_63                   : 29;
	} s;
	/* struct npa_af_ras_w1s_s cn; */
};

static inline u64 NPA_AF_RAS_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_RAS_W1S(void)
{
	return 0x1a8;
}

/**
 * Register (RVU_PF_BAR0) npa_af_rvu_int
 *
 * NPA AF RVU Interrupt Register This register contains RVU error
 * interrupt summary bits.
 */
union npa_af_rvu_int {
	u64 u;
	struct npa_af_rvu_int_s {
		u64 unmapped_slot                    : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct npa_af_rvu_int_s cn; */
};

static inline u64 NPA_AF_RVU_INT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_RVU_INT(void)
{
	return 0x160;
}

/**
 * Register (RVU_PF_BAR0) npa_af_rvu_int_ena_w1c
 *
 * NPA AF RVU Interrupt Enable Clear Register This register clears
 * interrupt enable bits.
 */
union npa_af_rvu_int_ena_w1c {
	u64 u;
	struct npa_af_rvu_int_ena_w1c_s {
		u64 unmapped_slot                    : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct npa_af_rvu_int_ena_w1c_s cn; */
};

static inline u64 NPA_AF_RVU_INT_ENA_W1C(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_RVU_INT_ENA_W1C(void)
{
	return 0x178;
}

/**
 * Register (RVU_PF_BAR0) npa_af_rvu_int_ena_w1s
 *
 * NPA AF RVU Interrupt Enable Set Register This register sets interrupt
 * enable bits.
 */
union npa_af_rvu_int_ena_w1s {
	u64 u;
	struct npa_af_rvu_int_ena_w1s_s {
		u64 unmapped_slot                    : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct npa_af_rvu_int_ena_w1s_s cn; */
};

static inline u64 NPA_AF_RVU_INT_ENA_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_RVU_INT_ENA_W1S(void)
{
	return 0x170;
}

/**
 * Register (RVU_PF_BAR0) npa_af_rvu_int_w1s
 *
 * NPA AF RVU Interrupt Set Register This register sets interrupt bits.
 */
union npa_af_rvu_int_w1s {
	u64 u;
	struct npa_af_rvu_int_w1s_s {
		u64 unmapped_slot                    : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct npa_af_rvu_int_w1s_s cn; */
};

static inline u64 NPA_AF_RVU_INT_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_RVU_INT_W1S(void)
{
	return 0x168;
}

/**
 * Register (RVU_PF_BAR0) npa_af_rvu_lf_cfg_debug
 *
 * NPA Privileged LF Configuration Debug Register This debug register
 * allows software to lookup the reverse mapping from VF/PF slot to LF.
 * The forward mapping is programmed with NPA_PRIV_LF()_CFG.
 */
union npa_af_rvu_lf_cfg_debug {
	u64 u;
	struct npa_af_rvu_lf_cfg_debug_s {
		u64 lf                               : 12;
		u64 lf_valid                         : 1;
		u64 exec                             : 1;
		u64 reserved_14_15                   : 2;
		u64 slot                             : 8;
		u64 pf_func                          : 16;
		u64 reserved_40_63                   : 24;
	} s;
	/* struct npa_af_rvu_lf_cfg_debug_s cn; */
};

static inline u64 NPA_AF_RVU_LF_CFG_DEBUG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_AF_RVU_LF_CFG_DEBUG(void)
{
	return 0x10030;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_aura_op_alloc#
 *
 * NPA Aura Allocate Operation Registers These registers are used to
 * allocate one or two pointers from a given aura's pool. A 64-bit atomic
 * load-and-add to NPA_LF_AURA_OP_ALLOC(0) allocates a single pointer. A
 * 128-bit atomic CASP operation to NPA_LF_AURA_OP_ALLOC(0..1) allocates
 * two pointers. The atomic write data format is NPA_AURA_OP_WDATA_S. For
 * CASP, the first SWAP word in the write data contains
 * NPA_AURA_OP_WDATA_S and the remaining write data words are ignored.
 * All other accesses to this register (e.g. reads and writes) are
 * RAZ/WI.  RSL accesses to this register are RAZ/WI.
 */
union npa_lf_aura_op_allocx {
	u64 u;
	struct npa_lf_aura_op_allocx_s {
		u64 addr                             : 64;
	} s;
	/* struct npa_lf_aura_op_allocx_s cn; */
};

static inline u64 NPA_LF_AURA_OP_ALLOCX(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_AURA_OP_ALLOCX(u64 a)
{
	return 0x10 + 8 * a;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_aura_op_cnt
 *
 * NPA LF Aura Count Register A 64-bit atomic load-and-add to this
 * register returns a given aura's count. A write sets or adds the aura's
 * count. A read is RAZ.  RSL accesses to this register are RAZ/WI.
 */
union npa_lf_aura_op_cnt {
	u64 u;
	struct npa_lf_aura_op_cnt_s {
		u64 count                            : 36;
		u64 reserved_36_41                   : 6;
		u64 op_err                           : 1;
		u64 cnt_add                          : 1;
		u64 aura                             : 20;
	} s;
	/* struct npa_lf_aura_op_cnt_s cn; */
};

static inline u64 NPA_LF_AURA_OP_CNT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_AURA_OP_CNT(void)
{
	return 0x30;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_aura_op_free0
 *
 * NPA LF Aura Free Operation Register 0 A 128-bit write (STP) to
 * NPA_LF_AURA_OP_FREE0 and NPA_LF_AURA_OP_FREE1 frees a pointer into a
 * given aura's pool. All other accesses to these registers (e.g. reads
 * and 64-bit writes) are RAZ/WI.  RSL accesses to this register are
 * RAZ/WI.
 */
union npa_lf_aura_op_free0 {
	u64 u;
	struct npa_lf_aura_op_free0_s {
		u64 addr                             : 64;
	} s;
	/* struct npa_lf_aura_op_free0_s cn; */
};

static inline u64 NPA_LF_AURA_OP_FREE0(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_AURA_OP_FREE0(void)
{
	return 0x20;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_aura_op_free1
 *
 * NPA LF Aura Free Operation Register 1 See NPA_LF_AURA_OP_FREE0.  RSL
 * accesses to this register are RAZ/WI.
 */
union npa_lf_aura_op_free1 {
	u64 u;
	struct npa_lf_aura_op_free1_s {
		u64 aura                             : 20;
		u64 reserved_20_62                   : 43;
		u64 fabs                             : 1;
	} s;
	/* struct npa_lf_aura_op_free1_s cn; */
};

static inline u64 NPA_LF_AURA_OP_FREE1(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_AURA_OP_FREE1(void)
{
	return 0x28;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_aura_op_int
 *
 * NPA LF Aura Interrupt Operation Register A 64-bit atomic load-and-add
 * to this register reads
 * NPA_AURA_HW_S[ERR_INT,ERR_INT_ENA,THRESH_INT,THRESH_INT_ENA]. A write
 * optionally sets or clears these fields. A read is RAZ.  RSL accesses
 * to this register are RAZ/WI.
 */
union npa_lf_aura_op_int {
	u64 u;
	struct npa_lf_aura_op_int_s {
		u64 err_int                          : 8;
		u64 err_int_ena                      : 8;
		u64 thresh_int                       : 1;
		u64 thresh_int_ena                   : 1;
		u64 reserved_18_41                   : 24;
		u64 op_err                           : 1;
		u64 setop                            : 1;
		u64 aura                             : 20;
	} s;
	/* struct npa_lf_aura_op_int_s cn; */
};

static inline u64 NPA_LF_AURA_OP_INT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_AURA_OP_INT(void)
{
	return 0x60;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_aura_op_limit
 *
 * NPA LF Aura Allocation Limit Register A 64-bit atomic load-and-add to
 * this register returns a given aura's limit. A write sets the aura's
 * limit. A read is RAZ.  RSL accesses to this register are RAZ/WI.
 */
union npa_lf_aura_op_limit {
	u64 u;
	struct npa_lf_aura_op_limit_s {
		u64 limit                            : 36;
		u64 reserved_36_41                   : 6;
		u64 op_err                           : 1;
		u64 reserved_43                      : 1;
		u64 aura                             : 20;
	} s;
	/* struct npa_lf_aura_op_limit_s cn; */
};

static inline u64 NPA_LF_AURA_OP_LIMIT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_AURA_OP_LIMIT(void)
{
	return 0x50;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_aura_op_thresh
 *
 * NPA LF Aura Threshold Operation Register A 64-bit atomic load-and-add
 * to this register reads NPA_AURA_HW_S[THRESH_UP,THRESH]. A write to the
 * register writes NPA_AURA_HW_S[THRESH_UP,THRESH] and recomputes
 * NPA_AURA_HW_S[THRESH_INT]. A read is RAZ.  RSL accesses to this
 * register are RAZ/WI.
 */
union npa_lf_aura_op_thresh {
	u64 u;
	struct npa_lf_aura_op_thresh_s {
		u64 thresh                           : 36;
		u64 reserved_36_41                   : 6;
		u64 op_err                           : 1;
		u64 thresh_up                        : 1;
		u64 aura                             : 20;
	} s;
	/* struct npa_lf_aura_op_thresh_s cn; */
};

static inline u64 NPA_LF_AURA_OP_THRESH(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_AURA_OP_THRESH(void)
{
	return 0x70;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_err_int
 *
 * NPA LF Error Interrupt Register
 */
union npa_lf_err_int {
	u64 u;
	struct npa_lf_err_int_s {
		u64 aura_dis                         : 1;
		u64 aura_oor                         : 1;
		u64 reserved_2                       : 1;
		u64 rmt_req_oor                      : 1;
		u64 reserved_4_11                    : 8;
		u64 aura_fault                       : 1;
		u64 pool_fault                       : 1;
		u64 stack_fault                      : 1;
		u64 qint_fault                       : 1;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct npa_lf_err_int_s cn; */
};

static inline u64 NPA_LF_ERR_INT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_ERR_INT(void)
{
	return 0x200;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_err_int_ena_w1c
 *
 * NPA LF Error Interrupt Enable Clear Register This register clears
 * interrupt enable bits.
 */
union npa_lf_err_int_ena_w1c {
	u64 u;
	struct npa_lf_err_int_ena_w1c_s {
		u64 aura_dis                         : 1;
		u64 aura_oor                         : 1;
		u64 reserved_2                       : 1;
		u64 rmt_req_oor                      : 1;
		u64 reserved_4_11                    : 8;
		u64 aura_fault                       : 1;
		u64 pool_fault                       : 1;
		u64 stack_fault                      : 1;
		u64 qint_fault                       : 1;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct npa_lf_err_int_ena_w1c_s cn; */
};

static inline u64 NPA_LF_ERR_INT_ENA_W1C(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_ERR_INT_ENA_W1C(void)
{
	return 0x210;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_err_int_ena_w1s
 *
 * NPA LF Error Interrupt Enable Set Register This register sets
 * interrupt enable bits.
 */
union npa_lf_err_int_ena_w1s {
	u64 u;
	struct npa_lf_err_int_ena_w1s_s {
		u64 aura_dis                         : 1;
		u64 aura_oor                         : 1;
		u64 reserved_2                       : 1;
		u64 rmt_req_oor                      : 1;
		u64 reserved_4_11                    : 8;
		u64 aura_fault                       : 1;
		u64 pool_fault                       : 1;
		u64 stack_fault                      : 1;
		u64 qint_fault                       : 1;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct npa_lf_err_int_ena_w1s_s cn; */
};

static inline u64 NPA_LF_ERR_INT_ENA_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_ERR_INT_ENA_W1S(void)
{
	return 0x218;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_err_int_w1s
 *
 * NPA LF Error Interrupt Set Register This register sets interrupt bits.
 */
union npa_lf_err_int_w1s {
	u64 u;
	struct npa_lf_err_int_w1s_s {
		u64 aura_dis                         : 1;
		u64 aura_oor                         : 1;
		u64 reserved_2                       : 1;
		u64 rmt_req_oor                      : 1;
		u64 reserved_4_11                    : 8;
		u64 aura_fault                       : 1;
		u64 pool_fault                       : 1;
		u64 stack_fault                      : 1;
		u64 qint_fault                       : 1;
		u64 reserved_16_63                   : 48;
	} s;
	/* struct npa_lf_err_int_w1s_s cn; */
};

static inline u64 NPA_LF_ERR_INT_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_ERR_INT_W1S(void)
{
	return 0x208;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_pool_op_available
 *
 * NPA LF Pool Available Count Operation Register A 64-bit atomic load-
 * and-add to this register returns a given pool's free pointer count.
 * Reads and writes are RAZ/WI.  RSL accesses to this register are
 * RAZ/WI.
 */
union npa_lf_pool_op_available {
	u64 u;
	struct npa_lf_pool_op_available_s {
		u64 count                            : 36;
		u64 reserved_36_41                   : 6;
		u64 op_err                           : 1;
		u64 reserved_43                      : 1;
		u64 aura                             : 20;
	} s;
	/* struct npa_lf_pool_op_available_s cn; */
};

static inline u64 NPA_LF_POOL_OP_AVAILABLE(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_POOL_OP_AVAILABLE(void)
{
	return 0x110;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_pool_op_int
 *
 * NPA LF Pool Interrupt Operation Register A 64-bit atomic load-and-add
 * to this register reads
 * NPA_POOL_S[ERR_INT,ERR_INT_ENA,THRESH_INT,THRESH_INT_ENA]. A write
 * optionally sets or clears these fields. A read is RAZ.  RSL accesses
 * to this register are RAZ/WI.
 */
union npa_lf_pool_op_int {
	u64 u;
	struct npa_lf_pool_op_int_s {
		u64 err_int                          : 8;
		u64 err_int_ena                      : 8;
		u64 thresh_int                       : 1;
		u64 thresh_int_ena                   : 1;
		u64 reserved_18_41                   : 24;
		u64 op_err                           : 1;
		u64 setop                            : 1;
		u64 aura                             : 20;
	} s;
	/* struct npa_lf_pool_op_int_s cn; */
};

static inline u64 NPA_LF_POOL_OP_INT(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_POOL_OP_INT(void)
{
	return 0x160;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_pool_op_pc
 *
 * NPA LF Pool Performance Count Register A 64-bit atomic load-and-add to
 * this register reads NPA_POOL_S[OP_PC] from a given aura's pool. The
 * aura is selected by the atomic write data, whose format is
 * NPA_AURA_OP_WDATA_S. Reads and writes are RAZ/WI.  RSL accesses to
 * this register are RAZ/WI.
 */
union npa_lf_pool_op_pc {
	u64 u;
	struct npa_lf_pool_op_pc_s {
		u64 op_pc                            : 48;
		u64 op_err                           : 1;
		u64 reserved_49_63                   : 15;
	} s;
	/* struct npa_lf_pool_op_pc_s cn; */
};

static inline u64 NPA_LF_POOL_OP_PC(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_POOL_OP_PC(void)
{
	return 0x100;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_pool_op_ptr_end0
 *
 * NPA LF Pool Pointer End Operation Register 0 A 128-bit write (STP) to
 * the NPA_LF_POOL_OP_PTR_END0 and NPA_LF_POOL_OP_PTR_END1 registers
 * writes to a given pool's pointer end value. All other accesses to
 * these registers (e.g. reads and 64-bit writes) are RAZ/WI.  RSL
 * accesses to this register are RAZ/WI.
 */
union npa_lf_pool_op_ptr_end0 {
	u64 u;
	struct npa_lf_pool_op_ptr_end0_s {
		u64 ptr_end                          : 64;
	} s;
	/* struct npa_lf_pool_op_ptr_end0_s cn; */
};

static inline u64 NPA_LF_POOL_OP_PTR_END0(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_POOL_OP_PTR_END0(void)
{
	return 0x130;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_pool_op_ptr_end1
 *
 * NPA LF Pool Pointer End Operation Register 1 See
 * NPA_LF_POOL_OP_PTR_END0.  RSL accesses to this register are RAZ/WI.
 */
union npa_lf_pool_op_ptr_end1 {
	u64 u;
	struct npa_lf_pool_op_ptr_end1_s {
		u64 aura                             : 20;
		u64 reserved_20_63                   : 44;
	} s;
	/* struct npa_lf_pool_op_ptr_end1_s cn; */
};

static inline u64 NPA_LF_POOL_OP_PTR_END1(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_POOL_OP_PTR_END1(void)
{
	return 0x138;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_pool_op_ptr_start0
 *
 * NPA LF Pool Pointer Start Operation Register 0 A 128-bit write (STP)
 * to the NPA_LF_POOL_OP_PTR_START0 and NPA_LF_POOL_OP_PTR_START1
 * registers writes to a given pool's pointer start value. All other
 * accesses to these registers (e.g. reads and 64-bit writes) are RAZ/WI.
 * RSL accesses to this register are RAZ/WI.
 */
union npa_lf_pool_op_ptr_start0 {
	u64 u;
	struct npa_lf_pool_op_ptr_start0_s {
		u64 ptr_start                        : 64;
	} s;
	/* struct npa_lf_pool_op_ptr_start0_s cn; */
};

static inline u64 NPA_LF_POOL_OP_PTR_START0(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_POOL_OP_PTR_START0(void)
{
	return 0x120;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_pool_op_ptr_start1
 *
 * NPA LF Pool Pointer Start Operation Register 1 See
 * NPA_LF_POOL_OP_PTR_START0.  RSL accesses to this register are RAZ/WI.
 */
union npa_lf_pool_op_ptr_start1 {
	u64 u;
	struct npa_lf_pool_op_ptr_start1_s {
		u64 aura                             : 20;
		u64 reserved_20_63                   : 44;
	} s;
	/* struct npa_lf_pool_op_ptr_start1_s cn; */
};

static inline u64 NPA_LF_POOL_OP_PTR_START1(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_POOL_OP_PTR_START1(void)
{
	return 0x128;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_pool_op_thresh
 *
 * NPA LF Pool Threshold Operation Register A 64-bit atomic load-and-add
 * to this register reads NPA_POOL_S[THRESH_UP,THRESH]. A write to the
 * register writes NPA_POOL_S[THRESH_UP,THRESH]. A read is RAZ.  RSL
 * accesses to this register are RAZ/WI.
 */
union npa_lf_pool_op_thresh {
	u64 u;
	struct npa_lf_pool_op_thresh_s {
		u64 thresh                           : 36;
		u64 reserved_36_41                   : 6;
		u64 op_err                           : 1;
		u64 thresh_up                        : 1;
		u64 aura                             : 20;
	} s;
	/* struct npa_lf_pool_op_thresh_s cn; */
};

static inline u64 NPA_LF_POOL_OP_THRESH(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_POOL_OP_THRESH(void)
{
	return 0x170;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_qint#_cnt
 *
 * NPA LF Queue Interrupt Count Registers
 */
union npa_lf_qintx_cnt {
	u64 u;
	struct npa_lf_qintx_cnt_s {
		u64 count                            : 22;
		u64 reserved_22_63                   : 42;
	} s;
	/* struct npa_lf_qintx_cnt_s cn; */
};

static inline u64 NPA_LF_QINTX_CNT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_QINTX_CNT(u64 a)
{
	return 0x300 + 0x1000 * a;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_qint#_ena_w1c
 *
 * NPA LF Queue Interrupt Enable Clear Registers This register clears
 * interrupt enable bits.
 */
union npa_lf_qintx_ena_w1c {
	u64 u;
	struct npa_lf_qintx_ena_w1c_s {
		u64 intr                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct npa_lf_qintx_ena_w1c_s cn; */
};

static inline u64 NPA_LF_QINTX_ENA_W1C(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_QINTX_ENA_W1C(u64 a)
{
	return 0x330 + 0x1000 * a;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_qint#_ena_w1s
 *
 * NPA LF Queue Interrupt Enable Set Registers This register sets
 * interrupt enable bits.
 */
union npa_lf_qintx_ena_w1s {
	u64 u;
	struct npa_lf_qintx_ena_w1s_s {
		u64 intr                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct npa_lf_qintx_ena_w1s_s cn; */
};

static inline u64 NPA_LF_QINTX_ENA_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_QINTX_ENA_W1S(u64 a)
{
	return 0x320 + 0x1000 * a;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_qint#_int
 *
 * NPA LF Queue Interrupt Registers
 */
union npa_lf_qintx_int {
	u64 u;
	struct npa_lf_qintx_int_s {
		u64 intr                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct npa_lf_qintx_int_s cn; */
};

static inline u64 NPA_LF_QINTX_INT(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_QINTX_INT(u64 a)
{
	return 0x310 + 0x1000 * a;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_qint#_int_w1s
 *
 * INTERNAL: NPA LF Queue Interrupt Set Registers
 */
union npa_lf_qintx_int_w1s {
	u64 u;
	struct npa_lf_qintx_int_w1s_s {
		u64 intr                             : 1;
		u64 reserved_1_63                    : 63;
	} s;
	/* struct npa_lf_qintx_int_w1s_s cn; */
};

static inline u64 NPA_LF_QINTX_INT_W1S(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_QINTX_INT_W1S(u64 a)
{
	return 0x318 + 0x1000 * a;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_ras
 *
 * NPA LF RAS Interrupt Register
 */
union npa_lf_ras {
	u64 u;
	struct npa_lf_ras_s {
		u64 aura_poison                      : 1;
		u64 pool_poison                      : 1;
		u64 stack_poison                     : 1;
		u64 qint_poison                      : 1;
		u64 reserved_4_63                    : 60;
	} s;
	/* struct npa_lf_ras_s cn; */
};

static inline u64 NPA_LF_RAS(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_RAS(void)
{
	return 0x220;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_ras_ena_w1c
 *
 * NPA LF RAS Interrupt Enable Clear Register This register clears
 * interrupt enable bits.
 */
union npa_lf_ras_ena_w1c {
	u64 u;
	struct npa_lf_ras_ena_w1c_s {
		u64 aura_poison                      : 1;
		u64 pool_poison                      : 1;
		u64 stack_poison                     : 1;
		u64 qint_poison                      : 1;
		u64 reserved_4_63                    : 60;
	} s;
	/* struct npa_lf_ras_ena_w1c_s cn; */
};

static inline u64 NPA_LF_RAS_ENA_W1C(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_RAS_ENA_W1C(void)
{
	return 0x230;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_ras_ena_w1s
 *
 * NPA LF RAS Interrupt Enable Set Register This register sets interrupt
 * enable bits.
 */
union npa_lf_ras_ena_w1s {
	u64 u;
	struct npa_lf_ras_ena_w1s_s {
		u64 aura_poison                      : 1;
		u64 pool_poison                      : 1;
		u64 stack_poison                     : 1;
		u64 qint_poison                      : 1;
		u64 reserved_4_63                    : 60;
	} s;
	/* struct npa_lf_ras_ena_w1s_s cn; */
};

static inline u64 NPA_LF_RAS_ENA_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_RAS_ENA_W1S(void)
{
	return 0x238;
}

/**
 * Register (RVU_PFVF_BAR2) npa_lf_ras_w1s
 *
 * NPA LF RAS Interrupt Set Register This register sets interrupt bits.
 */
union npa_lf_ras_w1s {
	u64 u;
	struct npa_lf_ras_w1s_s {
		u64 aura_poison                      : 1;
		u64 pool_poison                      : 1;
		u64 stack_poison                     : 1;
		u64 qint_poison                      : 1;
		u64 reserved_4_63                    : 60;
	} s;
	/* struct npa_lf_ras_w1s_s cn; */
};

static inline u64 NPA_LF_RAS_W1S(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_LF_RAS_W1S(void)
{
	return 0x228;
}

/**
 * Register (RVU_PF_BAR0) npa_priv_af_int_cfg
 *
 * NPA Privileged AF Interrupt Configuration Register
 */
union npa_priv_af_int_cfg {
	u64 u;
	struct npa_priv_af_int_cfg_s {
		u64 msix_offset                      : 11;
		u64 reserved_11                      : 1;
		u64 msix_size                        : 8;
		u64 reserved_20_63                   : 44;
	} s;
	/* struct npa_priv_af_int_cfg_s cn; */
};

static inline u64 NPA_PRIV_AF_INT_CFG(void)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_PRIV_AF_INT_CFG(void)
{
	return 0x10000;
}

/**
 * Register (RVU_PF_BAR0) npa_priv_lf#_cfg
 *
 * NPA Privileged Local Function Configuration Registers These registers
 * allow each NPA local function (LF) to be provisioned to a VF/PF slot
 * for RVU. See also NPA_AF_RVU_LF_CFG_DEBUG.  Software should read this
 * register after write to ensure that the LF is mapped to [PF_FUNC]
 * before issuing transactions to the mapped PF and function.  [SLOT]
 * must be zero.  Internal: Hardware ignores [SLOT] and always assumes
 * 0x0.
 */
union npa_priv_lfx_cfg {
	u64 u;
	struct npa_priv_lfx_cfg_s {
		u64 slot                             : 8;
		u64 pf_func                          : 16;
		u64 reserved_24_62                   : 39;
		u64 ena                              : 1;
	} s;
	/* struct npa_priv_lfx_cfg_s cn; */
};

static inline u64 NPA_PRIV_LFX_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_PRIV_LFX_CFG(u64 a)
{
	return 0x10010 + 0x100 * a;
}

/**
 * Register (RVU_PF_BAR0) npa_priv_lf#_int_cfg
 *
 * NPA Privileged LF Interrupt Configuration Registers
 */
union npa_priv_lfx_int_cfg {
	u64 u;
	struct npa_priv_lfx_int_cfg_s {
		u64 msix_offset                      : 11;
		u64 reserved_11                      : 1;
		u64 msix_size                        : 8;
		u64 reserved_20_63                   : 44;
	} s;
	/* struct npa_priv_lfx_int_cfg_s cn; */
};

static inline u64 NPA_PRIV_LFX_INT_CFG(u64 a)
	__attribute__ ((pure, always_inline));
static inline u64 NPA_PRIV_LFX_INT_CFG(u64 a)
{
	return 0x10020 + 0x100 * a;
}

#endif /* __CSRS_NPA_H__ */