summaryrefslogtreecommitdiff
path: root/arch/arm/mach-socfpga/include/mach/system_manager_arria10.h
blob: e4fc6d2e55ca906ae0fd0cd8d55ae57475fa76e2 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
/* SPDX-License-Identifier: GPL-2.0 */
/*
 * Copyright (C) 2016-2017 Intel Corporation <www.intel.com>
 */

#ifndef _SYSTEM_MANAGER_ARRIA10_H_
#define _SYSTEM_MANAGER_ARRIA10_H_

#define SYSMGR_A10_WDDBG			0x08
#define SYSMGR_A10_BOOTINFO			0x0c
#define SYSMGR_A10_DMA				0x20
#define SYSMGR_A10_DMA_PERIPH			0x24
#define SYSMGR_A10_SDMMC			0x28
#define SYSMGR_A10_SDMMC_L3MASTER		0x2c
#define SYSMGR_A10_EMAC_GLOBAL			0x40
#define SYSMGR_A10_EMAC0			0x44
#define SYSMGR_A10_EMAC1			0x48
#define SYSMGR_A10_EMAC2			0x4c
#define SYSMGR_A10_FPGAINTF_EN_GLOBAL		0x60
#define SYSMGR_A10_FPGAINTF_EN0			0x64
#define SYSMGR_A10_FPGAINTF_EN1			0x68
#define SYSMGR_A10_FPGAINTF_EN2			0x6c
#define SYSMGR_A10_FPGAINTF_EN3			0x70
#define SYSMGR_A10_ECC_INTMASK_VAL		0x90
#define SYSMGR_A10_ECC_INTMASK_SET		0x94
#define SYSMGR_A10_ECC_INTMASK_CLR		0x98
#define SYSMGR_A10_NOC_TIMEOUT			0xc0
#define SYSMGR_A10_NOC_IDLEREQ_SET		0xc4
#define SYSMGR_A10_NOC_IDLEREQ_CLR		0xc8
#define SYSMGR_A10_NOC_IDLEREQ_VAL		0xcc
#define SYSMGR_A10_NOC_IDLEACK			0xd0
#define SYSMGR_A10_NOC_IDLESTATUS		0xd4
#define SYSMGR_A10_FPGA2SOC_CTRL		0xd8

#define SYSMGR_SDMMC				SYSMGR_A10_SDMMC

#define SYSMGR_SDMMC_SMPLSEL_SHIFT	4
#define SYSMGR_BOOTINFO_BSEL_SHIFT	12

#endif /* _SYSTEM_MANAGER_ARRIA10_H_ */