summaryrefslogtreecommitdiff
path: root/arch/mips/mach-octeon/include/mach/cvmx-pcsx-defs.h
blob: e534b6711deec6e5684627981bc9d5cff287298f (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
/* SPDX-License-Identifier: GPL-2.0 */
/*
 * Copyright (C) 2020 Marvell International Ltd.
 *
 * Configuration and status register (CSR) type definitions for
 * Octeon pcsx.
 */

#ifndef __CVMX_PCSX_DEFS_H__
#define __CVMX_PCSX_DEFS_H__

static inline u64 CVMX_PCSX_ANX_ADV_REG(unsigned long offset, unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001010ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001010ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001010ull + ((offset) + (block_id) * 0x4000ull) * 1024;
	}
	return 0x00011800B0001010ull + ((offset) + (block_id) * 0x20000ull) * 1024;
}

static inline u64 CVMX_PCSX_ANX_EXT_ST_REG(unsigned long offset, unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001028ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001028ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001028ull + ((offset) + (block_id) * 0x4000ull) * 1024;
	}
	return 0x00011800B0001028ull + ((offset) + (block_id) * 0x20000ull) * 1024;
}

static inline u64 CVMX_PCSX_ANX_LP_ABIL_REG(unsigned long offset, unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001018ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001018ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001018ull + ((offset) + (block_id) * 0x4000ull) * 1024;
	}
	return 0x00011800B0001018ull + ((offset) + (block_id) * 0x20000ull) * 1024;
}

static inline u64 CVMX_PCSX_ANX_RESULTS_REG(unsigned long offset, unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001020ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001020ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001020ull + ((offset) + (block_id) * 0x4000ull) * 1024;
	}
	return 0x00011800B0001020ull + ((offset) + (block_id) * 0x20000ull) * 1024;
}

static inline u64 CVMX_PCSX_INTX_EN_REG(unsigned long offset, unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001088ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001088ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001088ull + ((offset) + (block_id) * 0x4000ull) * 1024;
	}
	return 0x00011800B0001088ull + ((offset) + (block_id) * 0x20000ull) * 1024;
}

static inline u64 CVMX_PCSX_INTX_REG(unsigned long offset, unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001080ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001080ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001080ull + ((offset) + (block_id) * 0x4000ull) * 1024;
	}
	return 0x00011800B0001080ull + ((offset) + (block_id) * 0x20000ull) * 1024;
}

static inline u64 CVMX_PCSX_LINKX_TIMER_COUNT_REG(unsigned long offset, unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001040ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001040ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001040ull + ((offset) + (block_id) * 0x4000ull) * 1024;
	}
	return 0x00011800B0001040ull + ((offset) + (block_id) * 0x20000ull) * 1024;
}

static inline u64 CVMX_PCSX_LOG_ANLX_REG(unsigned long offset, unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001090ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001090ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001090ull + ((offset) + (block_id) * 0x4000ull) * 1024;
	}
	return 0x00011800B0001090ull + ((offset) + (block_id) * 0x20000ull) * 1024;
}

#define CVMX_PCSX_MAC_CRDT_CNTX_REG(offset, block_id)                                              \
	(0x00011800B00010B0ull + (((offset) & 3) + ((block_id) & 1) * 0x20000ull) * 1024)
static inline u64 CVMX_PCSX_MISCX_CTL_REG(unsigned long offset, unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001078ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001078ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001078ull + ((offset) + (block_id) * 0x4000ull) * 1024;
	}
	return 0x00011800B0001078ull + ((offset) + (block_id) * 0x20000ull) * 1024;
}

static inline u64 CVMX_PCSX_MRX_CONTROL_REG(unsigned long offset, unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001000ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001000ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001000ull + ((offset) + (block_id) * 0x4000ull) * 1024;
	}
	return 0x00011800B0001000ull + ((offset) + (block_id) * 0x20000ull) * 1024;
}

static inline u64 CVMX_PCSX_MRX_STATUS_REG(unsigned long offset, unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001008ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001008ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001008ull + ((offset) + (block_id) * 0x4000ull) * 1024;
	}
	return 0x00011800B0001008ull + ((offset) + (block_id) * 0x20000ull) * 1024;
}

static inline u64 CVMX_PCSX_RXX_STATES_REG(unsigned long offset, unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001058ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001058ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001058ull + ((offset) + (block_id) * 0x4000ull) * 1024;
	}
	return 0x00011800B0001058ull + ((offset) + (block_id) * 0x20000ull) * 1024;
}

static inline u64 CVMX_PCSX_RXX_SYNC_REG(unsigned long offset, unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001050ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001050ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001050ull + ((offset) + (block_id) * 0x4000ull) * 1024;
	}
	return 0x00011800B0001050ull + ((offset) + (block_id) * 0x20000ull) * 1024;
}

#define CVMX_PCSX_SERDES_CRDT_CNTX_REG(offset, block_id)                                           \
	(0x00011800B00010A0ull + (((offset) & 3) + ((block_id) & 1) * 0x20000ull) * 1024)
static inline u64 CVMX_PCSX_SGMX_AN_ADV_REG(unsigned long offset, unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001068ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001068ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001068ull + ((offset) + (block_id) * 0x4000ull) * 1024;
	}
	return 0x00011800B0001068ull + ((offset) + (block_id) * 0x20000ull) * 1024;
}

static inline u64 CVMX_PCSX_SGMX_LP_ADV_REG(unsigned long offset, unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001070ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001070ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001070ull + ((offset) + (block_id) * 0x4000ull) * 1024;
	}
	return 0x00011800B0001070ull + ((offset) + (block_id) * 0x20000ull) * 1024;
}

static inline u64 CVMX_PCSX_TXX_STATES_REG(unsigned long offset, unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001060ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001060ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001060ull + ((offset) + (block_id) * 0x4000ull) * 1024;
	}
	return 0x00011800B0001060ull + ((offset) + (block_id) * 0x20000ull) * 1024;
}

static inline u64 CVMX_PCSX_TX_RXX_POLARITY_REG(unsigned long offset, unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CN70XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001048ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001048ull + ((offset) + (block_id) * 0x20000ull) * 1024;
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return 0x00011800B0001048ull + ((offset) + (block_id) * 0x4000ull) * 1024;
	}
	return 0x00011800B0001048ull + ((offset) + (block_id) * 0x20000ull) * 1024;
}

/**
 * cvmx_pcs#_an#_adv_reg
 *
 * Bits [15:9] in the Status Register indicate ability to operate as per those signalling specification,
 * when misc ctl reg MAC_PHY bit is set to MAC mode. Bits [15:9] will all, always read 1'b0, indicating
 * that the chip cannot operate in the corresponding modes.
 *
 * Bit [4] RM_FLT is a don't care when the selected mode is SGMII.
 *
 *
 *
 * PCS_AN_ADV_REG = AN Advertisement Register4
 */
union cvmx_pcsx_anx_adv_reg {
	u64 u64;
	struct cvmx_pcsx_anx_adv_reg_s {
		u64 reserved_16_63 : 48;
		u64 np : 1;
		u64 reserved_14_14 : 1;
		u64 rem_flt : 2;
		u64 reserved_9_11 : 3;
		u64 pause : 2;
		u64 hfd : 1;
		u64 fd : 1;
		u64 reserved_0_4 : 5;
	} s;
	struct cvmx_pcsx_anx_adv_reg_s cn52xx;
	struct cvmx_pcsx_anx_adv_reg_s cn52xxp1;
	struct cvmx_pcsx_anx_adv_reg_s cn56xx;
	struct cvmx_pcsx_anx_adv_reg_s cn56xxp1;
	struct cvmx_pcsx_anx_adv_reg_s cn61xx;
	struct cvmx_pcsx_anx_adv_reg_s cn63xx;
	struct cvmx_pcsx_anx_adv_reg_s cn63xxp1;
	struct cvmx_pcsx_anx_adv_reg_s cn66xx;
	struct cvmx_pcsx_anx_adv_reg_s cn68xx;
	struct cvmx_pcsx_anx_adv_reg_s cn68xxp1;
	struct cvmx_pcsx_anx_adv_reg_s cn70xx;
	struct cvmx_pcsx_anx_adv_reg_s cn70xxp1;
	struct cvmx_pcsx_anx_adv_reg_s cnf71xx;
};

typedef union cvmx_pcsx_anx_adv_reg cvmx_pcsx_anx_adv_reg_t;

/**
 * cvmx_pcs#_an#_ext_st_reg
 *
 * as per IEEE802.3 Clause 22
 *
 */
union cvmx_pcsx_anx_ext_st_reg {
	u64 u64;
	struct cvmx_pcsx_anx_ext_st_reg_s {
		u64 reserved_16_63 : 48;
		u64 thou_xfd : 1;
		u64 thou_xhd : 1;
		u64 thou_tfd : 1;
		u64 thou_thd : 1;
		u64 reserved_0_11 : 12;
	} s;
	struct cvmx_pcsx_anx_ext_st_reg_s cn52xx;
	struct cvmx_pcsx_anx_ext_st_reg_s cn52xxp1;
	struct cvmx_pcsx_anx_ext_st_reg_s cn56xx;
	struct cvmx_pcsx_anx_ext_st_reg_s cn56xxp1;
	struct cvmx_pcsx_anx_ext_st_reg_s cn61xx;
	struct cvmx_pcsx_anx_ext_st_reg_s cn63xx;
	struct cvmx_pcsx_anx_ext_st_reg_s cn63xxp1;
	struct cvmx_pcsx_anx_ext_st_reg_s cn66xx;
	struct cvmx_pcsx_anx_ext_st_reg_s cn68xx;
	struct cvmx_pcsx_anx_ext_st_reg_s cn68xxp1;
	struct cvmx_pcsx_anx_ext_st_reg_cn70xx {
		u64 reserved_16_63 : 48;
		u64 thou_xfd : 1;
		u64 thou_xhd : 1;
		u64 thou_tfd : 1;
		u64 thou_thd : 1;
		u64 reserved_11_0 : 12;
	} cn70xx;
	struct cvmx_pcsx_anx_ext_st_reg_cn70xx cn70xxp1;
	struct cvmx_pcsx_anx_ext_st_reg_s cnf71xx;
};

typedef union cvmx_pcsx_anx_ext_st_reg cvmx_pcsx_anx_ext_st_reg_t;

/**
 * cvmx_pcs#_an#_lp_abil_reg
 *
 * as per IEEE802.3 Clause 37
 *
 */
union cvmx_pcsx_anx_lp_abil_reg {
	u64 u64;
	struct cvmx_pcsx_anx_lp_abil_reg_s {
		u64 reserved_16_63 : 48;
		u64 np : 1;
		u64 ack : 1;
		u64 rem_flt : 2;
		u64 reserved_9_11 : 3;
		u64 pause : 2;
		u64 hfd : 1;
		u64 fd : 1;
		u64 reserved_0_4 : 5;
	} s;
	struct cvmx_pcsx_anx_lp_abil_reg_s cn52xx;
	struct cvmx_pcsx_anx_lp_abil_reg_s cn52xxp1;
	struct cvmx_pcsx_anx_lp_abil_reg_s cn56xx;
	struct cvmx_pcsx_anx_lp_abil_reg_s cn56xxp1;
	struct cvmx_pcsx_anx_lp_abil_reg_s cn61xx;
	struct cvmx_pcsx_anx_lp_abil_reg_s cn63xx;
	struct cvmx_pcsx_anx_lp_abil_reg_s cn63xxp1;
	struct cvmx_pcsx_anx_lp_abil_reg_s cn66xx;
	struct cvmx_pcsx_anx_lp_abil_reg_s cn68xx;
	struct cvmx_pcsx_anx_lp_abil_reg_s cn68xxp1;
	struct cvmx_pcsx_anx_lp_abil_reg_s cn70xx;
	struct cvmx_pcsx_anx_lp_abil_reg_s cn70xxp1;
	struct cvmx_pcsx_anx_lp_abil_reg_s cnf71xx;
};

typedef union cvmx_pcsx_anx_lp_abil_reg cvmx_pcsx_anx_lp_abil_reg_t;

/**
 * cvmx_pcs#_an#_results_reg
 *
 * NOTE:
 * an_results_reg is don't care when AN_OVRD is set to 1. If AN_OVRD=0 and AN_CPT=1
 * the an_results_reg is valid.
 */
union cvmx_pcsx_anx_results_reg {
	u64 u64;
	struct cvmx_pcsx_anx_results_reg_s {
		u64 reserved_7_63 : 57;
		u64 pause : 2;
		u64 spd : 2;
		u64 an_cpt : 1;
		u64 dup : 1;
		u64 link_ok : 1;
	} s;
	struct cvmx_pcsx_anx_results_reg_s cn52xx;
	struct cvmx_pcsx_anx_results_reg_s cn52xxp1;
	struct cvmx_pcsx_anx_results_reg_s cn56xx;
	struct cvmx_pcsx_anx_results_reg_s cn56xxp1;
	struct cvmx_pcsx_anx_results_reg_s cn61xx;
	struct cvmx_pcsx_anx_results_reg_s cn63xx;
	struct cvmx_pcsx_anx_results_reg_s cn63xxp1;
	struct cvmx_pcsx_anx_results_reg_s cn66xx;
	struct cvmx_pcsx_anx_results_reg_s cn68xx;
	struct cvmx_pcsx_anx_results_reg_s cn68xxp1;
	struct cvmx_pcsx_anx_results_reg_s cn70xx;
	struct cvmx_pcsx_anx_results_reg_s cn70xxp1;
	struct cvmx_pcsx_anx_results_reg_s cnf71xx;
};

typedef union cvmx_pcsx_anx_results_reg cvmx_pcsx_anx_results_reg_t;

/**
 * cvmx_pcs#_int#_en_reg
 *
 * PCS Interrupt Enable Register
 *
 */
union cvmx_pcsx_intx_en_reg {
	u64 u64;
	struct cvmx_pcsx_intx_en_reg_s {
		u64 reserved_13_63 : 51;
		u64 dbg_sync_en : 1;
		u64 dup : 1;
		u64 sync_bad_en : 1;
		u64 an_bad_en : 1;
		u64 rxlock_en : 1;
		u64 rxbad_en : 1;
		u64 rxerr_en : 1;
		u64 txbad_en : 1;
		u64 txfifo_en : 1;
		u64 txfifu_en : 1;
		u64 an_err_en : 1;
		u64 xmit_en : 1;
		u64 lnkspd_en : 1;
	} s;
	struct cvmx_pcsx_intx_en_reg_cn52xx {
		u64 reserved_12_63 : 52;
		u64 dup : 1;
		u64 sync_bad_en : 1;
		u64 an_bad_en : 1;
		u64 rxlock_en : 1;
		u64 rxbad_en : 1;
		u64 rxerr_en : 1;
		u64 txbad_en : 1;
		u64 txfifo_en : 1;
		u64 txfifu_en : 1;
		u64 an_err_en : 1;
		u64 xmit_en : 1;
		u64 lnkspd_en : 1;
	} cn52xx;
	struct cvmx_pcsx_intx_en_reg_cn52xx cn52xxp1;
	struct cvmx_pcsx_intx_en_reg_cn52xx cn56xx;
	struct cvmx_pcsx_intx_en_reg_cn52xx cn56xxp1;
	struct cvmx_pcsx_intx_en_reg_s cn61xx;
	struct cvmx_pcsx_intx_en_reg_s cn63xx;
	struct cvmx_pcsx_intx_en_reg_s cn63xxp1;
	struct cvmx_pcsx_intx_en_reg_s cn66xx;
	struct cvmx_pcsx_intx_en_reg_s cn68xx;
	struct cvmx_pcsx_intx_en_reg_s cn68xxp1;
	struct cvmx_pcsx_intx_en_reg_s cn70xx;
	struct cvmx_pcsx_intx_en_reg_s cn70xxp1;
	struct cvmx_pcsx_intx_en_reg_s cnf71xx;
};

typedef union cvmx_pcsx_intx_en_reg cvmx_pcsx_intx_en_reg_t;

/**
 * cvmx_pcs#_int#_reg
 *
 * PCS Interrupt Register
 * NOTE: RXERR and TXERR conditions to be discussed with Dan before finalising
 * DBG_SYNC interrupt fires when code group synchronization state machine makes a transition from
 * SYNC_ACQUIRED_1 state to SYNC_ACQUIRED_2 state(See IEEE 802.3-2005 figure 37-9). It is an
 * indication that a bad code group
 * was received after code group synchronizaton was achieved. This interrupt should be disabled
 * during normal link operation.
 * Use it as a debug help feature only.
 */
union cvmx_pcsx_intx_reg {
	u64 u64;
	struct cvmx_pcsx_intx_reg_s {
		u64 reserved_13_63 : 51;
		u64 dbg_sync : 1;
		u64 dup : 1;
		u64 sync_bad : 1;
		u64 an_bad : 1;
		u64 rxlock : 1;
		u64 rxbad : 1;
		u64 rxerr : 1;
		u64 txbad : 1;
		u64 txfifo : 1;
		u64 txfifu : 1;
		u64 an_err : 1;
		u64 xmit : 1;
		u64 lnkspd : 1;
	} s;
	struct cvmx_pcsx_intx_reg_cn52xx {
		u64 reserved_12_63 : 52;
		u64 dup : 1;
		u64 sync_bad : 1;
		u64 an_bad : 1;
		u64 rxlock : 1;
		u64 rxbad : 1;
		u64 rxerr : 1;
		u64 txbad : 1;
		u64 txfifo : 1;
		u64 txfifu : 1;
		u64 an_err : 1;
		u64 xmit : 1;
		u64 lnkspd : 1;
	} cn52xx;
	struct cvmx_pcsx_intx_reg_cn52xx cn52xxp1;
	struct cvmx_pcsx_intx_reg_cn52xx cn56xx;
	struct cvmx_pcsx_intx_reg_cn52xx cn56xxp1;
	struct cvmx_pcsx_intx_reg_s cn61xx;
	struct cvmx_pcsx_intx_reg_s cn63xx;
	struct cvmx_pcsx_intx_reg_s cn63xxp1;
	struct cvmx_pcsx_intx_reg_s cn66xx;
	struct cvmx_pcsx_intx_reg_s cn68xx;
	struct cvmx_pcsx_intx_reg_s cn68xxp1;
	struct cvmx_pcsx_intx_reg_s cn70xx;
	struct cvmx_pcsx_intx_reg_s cn70xxp1;
	struct cvmx_pcsx_intx_reg_s cnf71xx;
};

typedef union cvmx_pcsx_intx_reg cvmx_pcsx_intx_reg_t;

/**
 * cvmx_pcs#_link#_timer_count_reg
 *
 * PCS_LINK_TIMER_COUNT_REG = 1.6ms nominal link timer register
 *
 */
union cvmx_pcsx_linkx_timer_count_reg {
	u64 u64;
	struct cvmx_pcsx_linkx_timer_count_reg_s {
		u64 reserved_16_63 : 48;
		u64 count : 16;
	} s;
	struct cvmx_pcsx_linkx_timer_count_reg_s cn52xx;
	struct cvmx_pcsx_linkx_timer_count_reg_s cn52xxp1;
	struct cvmx_pcsx_linkx_timer_count_reg_s cn56xx;
	struct cvmx_pcsx_linkx_timer_count_reg_s cn56xxp1;
	struct cvmx_pcsx_linkx_timer_count_reg_s cn61xx;
	struct cvmx_pcsx_linkx_timer_count_reg_s cn63xx;
	struct cvmx_pcsx_linkx_timer_count_reg_s cn63xxp1;
	struct cvmx_pcsx_linkx_timer_count_reg_s cn66xx;
	struct cvmx_pcsx_linkx_timer_count_reg_s cn68xx;
	struct cvmx_pcsx_linkx_timer_count_reg_s cn68xxp1;
	struct cvmx_pcsx_linkx_timer_count_reg_s cn70xx;
	struct cvmx_pcsx_linkx_timer_count_reg_s cn70xxp1;
	struct cvmx_pcsx_linkx_timer_count_reg_s cnf71xx;
};

typedef union cvmx_pcsx_linkx_timer_count_reg cvmx_pcsx_linkx_timer_count_reg_t;

/**
 * cvmx_pcs#_log_anl#_reg
 *
 * PCS Logic Analyzer Register
 * NOTE: Logic Analyzer is enabled with LA_EN for the specified PCS lane only. PKT_SZ is
 * effective only when LA_EN=1
 * For normal operation(sgmii or 1000Base-X), this bit must be 0.
 * See pcsx.csr for xaui logic analyzer mode.
 * For full description see document at .../rtl/pcs/readme_logic_analyzer.txt
 */
union cvmx_pcsx_log_anlx_reg {
	u64 u64;
	struct cvmx_pcsx_log_anlx_reg_s {
		u64 reserved_4_63 : 60;
		u64 lafifovfl : 1;
		u64 la_en : 1;
		u64 pkt_sz : 2;
	} s;
	struct cvmx_pcsx_log_anlx_reg_s cn52xx;
	struct cvmx_pcsx_log_anlx_reg_s cn52xxp1;
	struct cvmx_pcsx_log_anlx_reg_s cn56xx;
	struct cvmx_pcsx_log_anlx_reg_s cn56xxp1;
	struct cvmx_pcsx_log_anlx_reg_s cn61xx;
	struct cvmx_pcsx_log_anlx_reg_s cn63xx;
	struct cvmx_pcsx_log_anlx_reg_s cn63xxp1;
	struct cvmx_pcsx_log_anlx_reg_s cn66xx;
	struct cvmx_pcsx_log_anlx_reg_s cn68xx;
	struct cvmx_pcsx_log_anlx_reg_s cn68xxp1;
	struct cvmx_pcsx_log_anlx_reg_s cn70xx;
	struct cvmx_pcsx_log_anlx_reg_s cn70xxp1;
	struct cvmx_pcsx_log_anlx_reg_s cnf71xx;
};

typedef union cvmx_pcsx_log_anlx_reg cvmx_pcsx_log_anlx_reg_t;

/**
 * cvmx_pcs#_mac_crdt_cnt#_reg
 *
 * PCS MAC Credit Count
 *
 */
union cvmx_pcsx_mac_crdt_cntx_reg {
	u64 u64;
	struct cvmx_pcsx_mac_crdt_cntx_reg_s {
		u64 reserved_5_63 : 59;
		u64 cnt : 5;
	} s;
	struct cvmx_pcsx_mac_crdt_cntx_reg_s cn70xx;
	struct cvmx_pcsx_mac_crdt_cntx_reg_s cn70xxp1;
};

typedef union cvmx_pcsx_mac_crdt_cntx_reg cvmx_pcsx_mac_crdt_cntx_reg_t;

/**
 * cvmx_pcs#_misc#_ctl_reg
 *
 * SGMII Misc Control Register
 * SGMII bit [12] is really a misnomer, it is a decode  of pi_qlm_cfg pins to indicate SGMII or
 * 1000Base-X modes.
 * Note: MODE bit
 * When MODE=1,  1000Base-X mode is selected. Auto negotiation will follow IEEE 802.3 clause 37.
 * When MODE=0,  SGMII mode is selected and the following note will apply.
 * Repeat note from SGM_AN_ADV register
 * NOTE: The SGMII AN Advertisement Register above will be sent during Auto Negotiation if the
 * MAC_PHY mode bit in misc_ctl_reg
 * is set (1=PHY mode). If the bit is not set (0=MAC mode), the tx_config_reg[14] becomes ACK bit
 * and [0] is always 1.
 * All other bits in tx_config_reg sent will be 0. The PHY dictates the Auto Negotiation results.
 */
union cvmx_pcsx_miscx_ctl_reg {
	u64 u64;
	struct cvmx_pcsx_miscx_ctl_reg_s {
		u64 reserved_13_63 : 51;
		u64 sgmii : 1;
		u64 gmxeno : 1;
		u64 loopbck2 : 1;
		u64 mac_phy : 1;
		u64 mode : 1;
		u64 an_ovrd : 1;
		u64 samp_pt : 7;
	} s;
	struct cvmx_pcsx_miscx_ctl_reg_s cn52xx;
	struct cvmx_pcsx_miscx_ctl_reg_s cn52xxp1;
	struct cvmx_pcsx_miscx_ctl_reg_s cn56xx;
	struct cvmx_pcsx_miscx_ctl_reg_s cn56xxp1;
	struct cvmx_pcsx_miscx_ctl_reg_s cn61xx;
	struct cvmx_pcsx_miscx_ctl_reg_s cn63xx;
	struct cvmx_pcsx_miscx_ctl_reg_s cn63xxp1;
	struct cvmx_pcsx_miscx_ctl_reg_s cn66xx;
	struct cvmx_pcsx_miscx_ctl_reg_s cn68xx;
	struct cvmx_pcsx_miscx_ctl_reg_s cn68xxp1;
	struct cvmx_pcsx_miscx_ctl_reg_cn70xx {
		u64 reserved_12_63 : 52;
		u64 gmxeno : 1;
		u64 loopbck2 : 1;
		u64 mac_phy : 1;
		u64 mode : 1;
		u64 an_ovrd : 1;
		u64 samp_pt : 7;
	} cn70xx;
	struct cvmx_pcsx_miscx_ctl_reg_cn70xx cn70xxp1;
	struct cvmx_pcsx_miscx_ctl_reg_s cnf71xx;
};

typedef union cvmx_pcsx_miscx_ctl_reg cvmx_pcsx_miscx_ctl_reg_t;

/**
 * cvmx_pcs#_mr#_control_reg
 *
 * NOTE:
 * Whenever AN_EN bit[12] is set, Auto negotiation is allowed to happen. The results
 * of the auto negotiation process set the fields in the AN_RESULTS reg. When AN_EN is not set,
 * AN_RESULTS reg is don't care. The effective SPD, DUP etc.. get their values
 * from the pcs_mr_ctrl reg.
 */
union cvmx_pcsx_mrx_control_reg {
	u64 u64;
	struct cvmx_pcsx_mrx_control_reg_s {
		u64 reserved_16_63 : 48;
		u64 reset : 1;
		u64 loopbck1 : 1;
		u64 spdlsb : 1;
		u64 an_en : 1;
		u64 pwr_dn : 1;
		u64 reserved_10_10 : 1;
		u64 rst_an : 1;
		u64 dup : 1;
		u64 coltst : 1;
		u64 spdmsb : 1;
		u64 uni : 1;
		u64 reserved_0_4 : 5;
	} s;
	struct cvmx_pcsx_mrx_control_reg_s cn52xx;
	struct cvmx_pcsx_mrx_control_reg_s cn52xxp1;
	struct cvmx_pcsx_mrx_control_reg_s cn56xx;
	struct cvmx_pcsx_mrx_control_reg_s cn56xxp1;
	struct cvmx_pcsx_mrx_control_reg_s cn61xx;
	struct cvmx_pcsx_mrx_control_reg_s cn63xx;
	struct cvmx_pcsx_mrx_control_reg_s cn63xxp1;
	struct cvmx_pcsx_mrx_control_reg_s cn66xx;
	struct cvmx_pcsx_mrx_control_reg_s cn68xx;
	struct cvmx_pcsx_mrx_control_reg_s cn68xxp1;
	struct cvmx_pcsx_mrx_control_reg_s cn70xx;
	struct cvmx_pcsx_mrx_control_reg_s cn70xxp1;
	struct cvmx_pcsx_mrx_control_reg_s cnf71xx;
};

typedef union cvmx_pcsx_mrx_control_reg cvmx_pcsx_mrx_control_reg_t;

/**
 * cvmx_pcs#_mr#_status_reg
 *
 * Bits [15:9] in the Status Register indicate ability to operate as per those signalling
 * specification,
 * when misc ctl reg MAC_PHY bit is set to MAC mode. Bits [15:9] will all, always read 1'b0,
 * indicating
 * that the chip cannot operate in the corresponding modes.
 * Bit [4] RM_FLT is a don't care when the selected mode is SGMII.
 */
union cvmx_pcsx_mrx_status_reg {
	u64 u64;
	struct cvmx_pcsx_mrx_status_reg_s {
		u64 reserved_16_63 : 48;
		u64 hun_t4 : 1;
		u64 hun_xfd : 1;
		u64 hun_xhd : 1;
		u64 ten_fd : 1;
		u64 ten_hd : 1;
		u64 hun_t2fd : 1;
		u64 hun_t2hd : 1;
		u64 ext_st : 1;
		u64 reserved_7_7 : 1;
		u64 prb_sup : 1;
		u64 an_cpt : 1;
		u64 rm_flt : 1;
		u64 an_abil : 1;
		u64 lnk_st : 1;
		u64 reserved_1_1 : 1;
		u64 extnd : 1;
	} s;
	struct cvmx_pcsx_mrx_status_reg_s cn52xx;
	struct cvmx_pcsx_mrx_status_reg_s cn52xxp1;
	struct cvmx_pcsx_mrx_status_reg_s cn56xx;
	struct cvmx_pcsx_mrx_status_reg_s cn56xxp1;
	struct cvmx_pcsx_mrx_status_reg_s cn61xx;
	struct cvmx_pcsx_mrx_status_reg_s cn63xx;
	struct cvmx_pcsx_mrx_status_reg_s cn63xxp1;
	struct cvmx_pcsx_mrx_status_reg_s cn66xx;
	struct cvmx_pcsx_mrx_status_reg_s cn68xx;
	struct cvmx_pcsx_mrx_status_reg_s cn68xxp1;
	struct cvmx_pcsx_mrx_status_reg_s cn70xx;
	struct cvmx_pcsx_mrx_status_reg_s cn70xxp1;
	struct cvmx_pcsx_mrx_status_reg_s cnf71xx;
};

typedef union cvmx_pcsx_mrx_status_reg cvmx_pcsx_mrx_status_reg_t;

/**
 * cvmx_pcs#_rx#_states_reg
 *
 * PCS_RX_STATES_REG = RX State Machines states register
 *
 */
union cvmx_pcsx_rxx_states_reg {
	u64 u64;
	struct cvmx_pcsx_rxx_states_reg_s {
		u64 reserved_16_63 : 48;
		u64 rx_bad : 1;
		u64 rx_st : 5;
		u64 sync_bad : 1;
		u64 sync : 4;
		u64 an_bad : 1;
		u64 an_st : 4;
	} s;
	struct cvmx_pcsx_rxx_states_reg_s cn52xx;
	struct cvmx_pcsx_rxx_states_reg_s cn52xxp1;
	struct cvmx_pcsx_rxx_states_reg_s cn56xx;
	struct cvmx_pcsx_rxx_states_reg_s cn56xxp1;
	struct cvmx_pcsx_rxx_states_reg_s cn61xx;
	struct cvmx_pcsx_rxx_states_reg_s cn63xx;
	struct cvmx_pcsx_rxx_states_reg_s cn63xxp1;
	struct cvmx_pcsx_rxx_states_reg_s cn66xx;
	struct cvmx_pcsx_rxx_states_reg_s cn68xx;
	struct cvmx_pcsx_rxx_states_reg_s cn68xxp1;
	struct cvmx_pcsx_rxx_states_reg_s cn70xx;
	struct cvmx_pcsx_rxx_states_reg_s cn70xxp1;
	struct cvmx_pcsx_rxx_states_reg_s cnf71xx;
};

typedef union cvmx_pcsx_rxx_states_reg cvmx_pcsx_rxx_states_reg_t;

/**
 * cvmx_pcs#_rx#_sync_reg
 *
 * Note:
 * r_tx_rx_polarity_reg bit [2] will show correct polarity needed on the link receive path after code grp synchronization is achieved.
 *
 *
 *  PCS_RX_SYNC_REG = Code Group synchronization reg
 */
union cvmx_pcsx_rxx_sync_reg {
	u64 u64;
	struct cvmx_pcsx_rxx_sync_reg_s {
		u64 reserved_2_63 : 62;
		u64 sync : 1;
		u64 bit_lock : 1;
	} s;
	struct cvmx_pcsx_rxx_sync_reg_s cn52xx;
	struct cvmx_pcsx_rxx_sync_reg_s cn52xxp1;
	struct cvmx_pcsx_rxx_sync_reg_s cn56xx;
	struct cvmx_pcsx_rxx_sync_reg_s cn56xxp1;
	struct cvmx_pcsx_rxx_sync_reg_s cn61xx;
	struct cvmx_pcsx_rxx_sync_reg_s cn63xx;
	struct cvmx_pcsx_rxx_sync_reg_s cn63xxp1;
	struct cvmx_pcsx_rxx_sync_reg_s cn66xx;
	struct cvmx_pcsx_rxx_sync_reg_s cn68xx;
	struct cvmx_pcsx_rxx_sync_reg_s cn68xxp1;
	struct cvmx_pcsx_rxx_sync_reg_s cn70xx;
	struct cvmx_pcsx_rxx_sync_reg_s cn70xxp1;
	struct cvmx_pcsx_rxx_sync_reg_s cnf71xx;
};

typedef union cvmx_pcsx_rxx_sync_reg cvmx_pcsx_rxx_sync_reg_t;

/**
 * cvmx_pcs#_serdes_crdt_cnt#_reg
 *
 * PCS SERDES Credit Count
 *
 */
union cvmx_pcsx_serdes_crdt_cntx_reg {
	u64 u64;
	struct cvmx_pcsx_serdes_crdt_cntx_reg_s {
		u64 reserved_5_63 : 59;
		u64 cnt : 5;
	} s;
	struct cvmx_pcsx_serdes_crdt_cntx_reg_s cn70xx;
	struct cvmx_pcsx_serdes_crdt_cntx_reg_s cn70xxp1;
};

typedef union cvmx_pcsx_serdes_crdt_cntx_reg cvmx_pcsx_serdes_crdt_cntx_reg_t;

/**
 * cvmx_pcs#_sgm#_an_adv_reg
 *
 * SGMII AN Advertisement Register (sent out as tx_config_reg)
 * NOTE: The SGMII AN Advertisement Register above will be sent during Auto Negotiation if the
 * MAC_PHY mode bit in misc_ctl_reg
 * is set (1=PHY mode). If the bit is not set (0=MAC mode), the tx_config_reg[14] becomes ACK bit
 * and [0] is always 1.
 * All other bits in tx_config_reg sent will be 0. The PHY dictates the Auto Negotiation results.
 */
union cvmx_pcsx_sgmx_an_adv_reg {
	u64 u64;
	struct cvmx_pcsx_sgmx_an_adv_reg_s {
		u64 reserved_16_63 : 48;
		u64 link : 1;
		u64 ack : 1;
		u64 reserved_13_13 : 1;
		u64 dup : 1;
		u64 speed : 2;
		u64 reserved_1_9 : 9;
		u64 one : 1;
	} s;
	struct cvmx_pcsx_sgmx_an_adv_reg_s cn52xx;
	struct cvmx_pcsx_sgmx_an_adv_reg_s cn52xxp1;
	struct cvmx_pcsx_sgmx_an_adv_reg_s cn56xx;
	struct cvmx_pcsx_sgmx_an_adv_reg_s cn56xxp1;
	struct cvmx_pcsx_sgmx_an_adv_reg_s cn61xx;
	struct cvmx_pcsx_sgmx_an_adv_reg_s cn63xx;
	struct cvmx_pcsx_sgmx_an_adv_reg_s cn63xxp1;
	struct cvmx_pcsx_sgmx_an_adv_reg_s cn66xx;
	struct cvmx_pcsx_sgmx_an_adv_reg_s cn68xx;
	struct cvmx_pcsx_sgmx_an_adv_reg_s cn68xxp1;
	struct cvmx_pcsx_sgmx_an_adv_reg_s cn70xx;
	struct cvmx_pcsx_sgmx_an_adv_reg_s cn70xxp1;
	struct cvmx_pcsx_sgmx_an_adv_reg_s cnf71xx;
};

typedef union cvmx_pcsx_sgmx_an_adv_reg cvmx_pcsx_sgmx_an_adv_reg_t;

/**
 * cvmx_pcs#_sgm#_lp_adv_reg
 *
 * SGMII LP Advertisement Register (received as rx_config_reg)
 *
 */
union cvmx_pcsx_sgmx_lp_adv_reg {
	u64 u64;
	struct cvmx_pcsx_sgmx_lp_adv_reg_s {
		u64 reserved_16_63 : 48;
		u64 link : 1;
		u64 reserved_13_14 : 2;
		u64 dup : 1;
		u64 speed : 2;
		u64 reserved_1_9 : 9;
		u64 one : 1;
	} s;
	struct cvmx_pcsx_sgmx_lp_adv_reg_s cn52xx;
	struct cvmx_pcsx_sgmx_lp_adv_reg_s cn52xxp1;
	struct cvmx_pcsx_sgmx_lp_adv_reg_s cn56xx;
	struct cvmx_pcsx_sgmx_lp_adv_reg_s cn56xxp1;
	struct cvmx_pcsx_sgmx_lp_adv_reg_s cn61xx;
	struct cvmx_pcsx_sgmx_lp_adv_reg_s cn63xx;
	struct cvmx_pcsx_sgmx_lp_adv_reg_s cn63xxp1;
	struct cvmx_pcsx_sgmx_lp_adv_reg_s cn66xx;
	struct cvmx_pcsx_sgmx_lp_adv_reg_s cn68xx;
	struct cvmx_pcsx_sgmx_lp_adv_reg_s cn68xxp1;
	struct cvmx_pcsx_sgmx_lp_adv_reg_s cn70xx;
	struct cvmx_pcsx_sgmx_lp_adv_reg_s cn70xxp1;
	struct cvmx_pcsx_sgmx_lp_adv_reg_s cnf71xx;
};

typedef union cvmx_pcsx_sgmx_lp_adv_reg cvmx_pcsx_sgmx_lp_adv_reg_t;

/**
 * cvmx_pcs#_tx#_states_reg
 *
 * PCS_TX_STATES_REG = TX State Machines states register
 *
 */
union cvmx_pcsx_txx_states_reg {
	u64 u64;
	struct cvmx_pcsx_txx_states_reg_s {
		u64 reserved_7_63 : 57;
		u64 xmit : 2;
		u64 tx_bad : 1;
		u64 ord_st : 4;
	} s;
	struct cvmx_pcsx_txx_states_reg_s cn52xx;
	struct cvmx_pcsx_txx_states_reg_s cn52xxp1;
	struct cvmx_pcsx_txx_states_reg_s cn56xx;
	struct cvmx_pcsx_txx_states_reg_s cn56xxp1;
	struct cvmx_pcsx_txx_states_reg_s cn61xx;
	struct cvmx_pcsx_txx_states_reg_s cn63xx;
	struct cvmx_pcsx_txx_states_reg_s cn63xxp1;
	struct cvmx_pcsx_txx_states_reg_s cn66xx;
	struct cvmx_pcsx_txx_states_reg_s cn68xx;
	struct cvmx_pcsx_txx_states_reg_s cn68xxp1;
	struct cvmx_pcsx_txx_states_reg_s cn70xx;
	struct cvmx_pcsx_txx_states_reg_s cn70xxp1;
	struct cvmx_pcsx_txx_states_reg_s cnf71xx;
};

typedef union cvmx_pcsx_txx_states_reg cvmx_pcsx_txx_states_reg_t;

/**
 * cvmx_pcs#_tx_rx#_polarity_reg
 *
 * Note:
 * r_tx_rx_polarity_reg bit [2] will show correct polarity needed on the link receive path after
 * code grp synchronization is achieved.
 */
union cvmx_pcsx_tx_rxx_polarity_reg {
	u64 u64;
	struct cvmx_pcsx_tx_rxx_polarity_reg_s {
		u64 reserved_4_63 : 60;
		u64 rxovrd : 1;
		u64 autorxpl : 1;
		u64 rxplrt : 1;
		u64 txplrt : 1;
	} s;
	struct cvmx_pcsx_tx_rxx_polarity_reg_s cn52xx;
	struct cvmx_pcsx_tx_rxx_polarity_reg_s cn52xxp1;
	struct cvmx_pcsx_tx_rxx_polarity_reg_s cn56xx;
	struct cvmx_pcsx_tx_rxx_polarity_reg_s cn56xxp1;
	struct cvmx_pcsx_tx_rxx_polarity_reg_s cn61xx;
	struct cvmx_pcsx_tx_rxx_polarity_reg_s cn63xx;
	struct cvmx_pcsx_tx_rxx_polarity_reg_s cn63xxp1;
	struct cvmx_pcsx_tx_rxx_polarity_reg_s cn66xx;
	struct cvmx_pcsx_tx_rxx_polarity_reg_s cn68xx;
	struct cvmx_pcsx_tx_rxx_polarity_reg_s cn68xxp1;
	struct cvmx_pcsx_tx_rxx_polarity_reg_s cn70xx;
	struct cvmx_pcsx_tx_rxx_polarity_reg_s cn70xxp1;
	struct cvmx_pcsx_tx_rxx_polarity_reg_s cnf71xx;
};

typedef union cvmx_pcsx_tx_rxx_polarity_reg cvmx_pcsx_tx_rxx_polarity_reg_t;

#endif