summaryrefslogtreecommitdiff
path: root/drivers/clk/owl/clk_owl.h
blob: b8d33624c5f56d390f738f8b5b94823800faf864 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
/* SPDX-License-Identifier: GPL-2.0+ */
/*
 * Actions Semi SoCs Clock Definitions
 *
 * Copyright (C) 2015 Actions Semi Co., Ltd.
 * Copyright (C) 2018 Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
 *
 */

#ifndef _OWL_CLK_H_
#define _OWL_CLK_H_

#include <clk-uclass.h>

enum owl_soc {
	S700,
	S900,
};

struct owl_clk_priv {
	phys_addr_t base;
};

/* BUSCLK register definitions */
#define CMU_PDBGDIV_8		7
#define CMU_PDBGDIV_SHIFT	26
#define CMU_PDBGDIV_DIV		(CMU_PDBGDIV_8 << CMU_PDBGDIV_SHIFT)
#define CMU_PERDIV_8		7
#define CMU_PERDIV_SHIFT	20
#define CMU_PERDIV_DIV		(CMU_PERDIV_8 << CMU_PERDIV_SHIFT)
#define CMU_NOCDIV_2		1
#define CMU_NOCDIV_SHIFT	19
#define CMU_NOCDIV_DIV		(CMU_NOCDIV_2 << CMU_NOCDIV_SHIFT)
#define CMU_DMMCLK_SRC_APLL	2
#define CMU_DMMCLK_SRC_SHIFT	10
#define CMU_DMMCLK_SRC		(CMU_DMMCLK_SRC_APLL << CMU_DMMCLK_SRC_SHIFT)
#define CMU_APBCLK_DIV		BIT(8)
#define CMU_NOCCLK_SRC		BIT(7)
#define CMU_AHBCLK_DIV		BIT(4)
#define CMU_CORECLK_MASK	3
#define CMU_CORECLK_CPLL	BIT(1)
#define CMU_CORECLK_HOSC	BIT(0)

/* COREPLL register definitions */
#define CMU_COREPLL_EN		BIT(9)
#define CMU_COREPLL_HOSC_EN	BIT(8)
#define CMU_COREPLL_OUT		(1104 / 24)

/* DEVPLL register definitions */
#define CMU_DEVPLL_CLK		BIT(12)
#define CMU_DEVPLL_EN		BIT(8)
#define CMU_DEVPLL_OUT		(660 / 6)

/* UARTCLK register definitions */
#define CMU_UARTCLK_SRC_DEVPLL	BIT(16)

#define PLL_STABILITY_WAIT_US	50

#define CMU_DEVCLKEN1_UART5	BIT(21)
#define CMU_DEVCLKEN1_UART3	BIT(11)

#define CMU_DEVCLKEN1_ETH_S700	BIT(23)

#endif