summaryrefslogtreecommitdiff
diff options
context:
space:
mode:
authorminda.chen <minda.chen@starfivetech.com>2023-02-16 12:21:26 +0300
committerAnup Patel <anup@brainfault.org>2023-03-01 06:29:33 +0300
commit908be1b85c8ff0695ea226fbbf0ff24a779cdece (patch)
tree0c885db6041d311c14e1e66ed5cd186401e4a9b4
parent5ccebf0a7ec79d0bbef36d6dcdc2717f25d40767 (diff)
downloadopensbi-908be1b85c8ff0695ea226fbbf0ff24a779cdece.tar.xz
gpio/starfive: add gpio driver and support gpio reset
Add gpio driver and gpio reset function in Starfive JH7110 SOC platform. Signed-off-by: minda.chen <minda.chen@starfivetech.com> Reviewed-by: Anup Patel <anup@brainfault.org>
-rw-r--r--lib/utils/gpio/Kconfig3
-rw-r--r--lib/utils/gpio/fdt_gpio_starfive.c117
-rw-r--r--lib/utils/gpio/objects.mk3
-rw-r--r--platform/generic/configs/defconfig1
4 files changed, 124 insertions, 0 deletions
diff --git a/lib/utils/gpio/Kconfig b/lib/utils/gpio/Kconfig
index 38a9d75..1b338a6 100644
--- a/lib/utils/gpio/Kconfig
+++ b/lib/utils/gpio/Kconfig
@@ -14,6 +14,9 @@ config FDT_GPIO_SIFIVE
bool "SiFive GPIO FDT driver"
default n
+config FDT_GPIO_STARFIVE
+ bool "StarFive GPIO FDT driver"
+ default n
endif
config GPIO
diff --git a/lib/utils/gpio/fdt_gpio_starfive.c b/lib/utils/gpio/fdt_gpio_starfive.c
new file mode 100644
index 0000000..18cca72
--- /dev/null
+++ b/lib/utils/gpio/fdt_gpio_starfive.c
@@ -0,0 +1,117 @@
+/*
+ * SPDX-License-Identifier: BSD-2-Clause
+ *
+ * Copyright (c) 2022 Starfive
+ *
+ * Authors:
+ * Minda.chen <Minda.chen@starfivetech.com>
+ */
+
+#include <sbi/riscv_io.h>
+#include <sbi/sbi_error.h>
+#include <sbi/sbi_console.h>
+#include <sbi_utils/fdt/fdt_helper.h>
+#include <sbi_utils/gpio/fdt_gpio.h>
+
+#define STARFIVE_GPIO_CHIP_MAX 2
+#define STARFIVE_GPIO_PINS_DEF 64
+#define STARFIVE_GPIO_OUTVAL 0x40
+#define STARFIVE_GPIO_MASK 0xff
+#define STARFIVE_GPIO_REG_SHIFT_MASK 0x3
+#define STARFIVE_GPIO_SHIFT_BITS 0x3
+
+struct starfive_gpio_chip {
+ unsigned long addr;
+ struct gpio_chip chip;
+};
+
+static unsigned int starfive_gpio_chip_count;
+static struct starfive_gpio_chip starfive_gpio_chip_array[STARFIVE_GPIO_CHIP_MAX];
+
+static int starfive_gpio_direction_output(struct gpio_pin *gp, int value)
+{
+ u32 val;
+ unsigned long reg_addr;
+ u32 bit_mask, shift_bits;
+ struct starfive_gpio_chip *chip =
+ container_of(gp->chip, struct starfive_gpio_chip, chip);
+
+ /* set out en*/
+ reg_addr = chip->addr + gp->offset;
+ reg_addr &= ~(STARFIVE_GPIO_REG_SHIFT_MASK);
+
+ val = readl((void *)(reg_addr));
+ shift_bits = (gp->offset & STARFIVE_GPIO_REG_SHIFT_MASK)
+ << STARFIVE_GPIO_SHIFT_BITS;
+ bit_mask = STARFIVE_GPIO_MASK << shift_bits;
+
+ val = readl((void *)reg_addr);
+ val &= ~bit_mask;
+ writel(val, (void *)reg_addr);
+
+ return 0;
+}
+
+static void starfive_gpio_set(struct gpio_pin *gp, int value)
+{
+ u32 val;
+ unsigned long reg_addr;
+ u32 bit_mask, shift_bits;
+ struct starfive_gpio_chip *chip =
+ container_of(gp->chip, struct starfive_gpio_chip, chip);
+
+ reg_addr = chip->addr + gp->offset;
+ reg_addr &= ~(STARFIVE_GPIO_REG_SHIFT_MASK);
+
+ shift_bits = (gp->offset & STARFIVE_GPIO_REG_SHIFT_MASK)
+ << STARFIVE_GPIO_SHIFT_BITS;
+ bit_mask = STARFIVE_GPIO_MASK << shift_bits;
+ /* set output value */
+ val = readl((void *)(reg_addr + STARFIVE_GPIO_OUTVAL));
+ val &= ~bit_mask;
+ val |= value << shift_bits;
+ writel(val, (void *)(reg_addr + STARFIVE_GPIO_OUTVAL));
+}
+
+extern struct fdt_gpio fdt_gpio_starfive;
+
+static int starfive_gpio_init(void *fdt, int nodeoff, u32 phandle,
+ const struct fdt_match *match)
+{
+ int rc;
+ struct starfive_gpio_chip *chip;
+ u64 addr;
+
+ if (starfive_gpio_chip_count >= STARFIVE_GPIO_CHIP_MAX)
+ return SBI_ENOSPC;
+ chip = &starfive_gpio_chip_array[starfive_gpio_chip_count];
+
+ rc = fdt_get_node_addr_size(fdt, nodeoff, 0, &addr, NULL);
+ if (rc)
+ return rc;
+
+ chip->addr = addr;
+ chip->chip.driver = &fdt_gpio_starfive;
+ chip->chip.id = phandle;
+ chip->chip.ngpio = STARFIVE_GPIO_PINS_DEF;
+ chip->chip.direction_output = starfive_gpio_direction_output;
+ chip->chip.set = starfive_gpio_set;
+ rc = gpio_chip_add(&chip->chip);
+ if (rc)
+ return rc;
+
+ starfive_gpio_chip_count++;
+ return 0;
+}
+
+static const struct fdt_match starfive_gpio_match[] = {
+ { .compatible = "starfive,jh7110-sys-pinctrl" },
+ { .compatible = "starfive,iomux-pinctrl" },
+ { },
+};
+
+struct fdt_gpio fdt_gpio_starfive = {
+ .match_table = starfive_gpio_match,
+ .xlate = fdt_gpio_simple_xlate,
+ .init = starfive_gpio_init,
+};
diff --git a/lib/utils/gpio/objects.mk b/lib/utils/gpio/objects.mk
index eedd699..8f4a6a8 100644
--- a/lib/utils/gpio/objects.mk
+++ b/lib/utils/gpio/objects.mk
@@ -13,4 +13,7 @@ libsbiutils-objs-$(CONFIG_FDT_GPIO) += gpio/fdt_gpio_drivers.o
carray-fdt_gpio_drivers-$(CONFIG_FDT_GPIO_SIFIVE) += fdt_gpio_sifive
libsbiutils-objs-$(CONFIG_FDT_GPIO_SIFIVE) += gpio/fdt_gpio_sifive.o
+carray-fdt_gpio_drivers-$(CONFIG_FDT_GPIO_STARFIVE) += fdt_gpio_starfive
+libsbiutils-objs-$(CONFIG_FDT_GPIO_STARFIVE) += gpio/fdt_gpio_starfive.o
+
libsbiutils-objs-$(CONFIG_GPIO) += gpio/gpio.o
diff --git a/platform/generic/configs/defconfig b/platform/generic/configs/defconfig
index 4b0842e..2ad953d 100644
--- a/platform/generic/configs/defconfig
+++ b/platform/generic/configs/defconfig
@@ -6,6 +6,7 @@ CONFIG_PLATFORM_SIFIVE_FU740=y
CONFIG_PLATFORM_STARFIVE_JH7110=y
CONFIG_FDT_GPIO=y
CONFIG_FDT_GPIO_SIFIVE=y
+CONFIG_FDT_GPIO_STARFIVE=y
CONFIG_FDT_I2C=y
CONFIG_FDT_I2C_SIFIVE=y
CONFIG_FDT_IPI=y