summaryrefslogtreecommitdiff
path: root/arch/x86/include/asm/tlbflush.h
AgeCommit message (Expand)AuthorFilesLines
2020-04-26x86/tlb: Restrict access to tlbstateThomas Gleixner1-47/+49
2020-04-26x86/tlb: Move PCID helpers where they are usedThomas Gleixner1-127/+6
2020-04-26x86/tlb: Uninline nmi_uaccess_okay()Thomas Gleixner1-32/+1
2020-04-26x86/tlb: Move cr4_set_bits_and_update_boot() to the usage siteThomas Gleixner1-14/+0
2020-04-26x86/tlb: Move paravirt_tlb_remove_table() to the usage siteThomas Gleixner1-5/+0
2020-04-26x86/tlb: Move __flush_tlb_all() out of lineThomas Gleixner1-22/+1
2020-04-26x86/tlb: Move flush_tlb_others() out of lineThomas Gleixner1-6/+4
2020-04-26x86/tlb: Move __flush_tlb_one_kernel() out of lineThomas Gleixner1-40/+1
2020-04-26x86/tlb: Move __flush_tlb_one_user() out of lineThomas Gleixner1-51/+2
2020-04-26x86/tlb: Move __flush_tlb_global() out of lineThomas Gleixner1-36/+2
2020-04-26x86/tlb: Move __flush_tlb() out of lineThomas Gleixner1-24/+5
2020-04-24x86/cpu: Uninline CR4 accessorsThomas Gleixner1-31/+5
2019-07-24x86/mm: Avoid redundant interrupt disable in load_mm_cr4()Jan Kiszka1-7/+23
2019-05-07Merge branch 'x86-mm-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/...Linus Torvalds1-0/+2
2019-04-30mm/tlb: Provide default nmi_uaccess_okay()Nadav Amit1-0/+2
2019-03-29x86/mm/tlb: Define LOADED_MM_SWITCHING with pointer-sized numberJann Horn1-1/+1
2018-11-28x86/speculation: Prepare for conditional IBPB in switch_mm()Thomas Gleixner1-2/+6
2018-10-29x86/mm/pat: Disable preemption around __flush_tlb_all()Sebastian Andrzej Siewior1-0/+6
2018-10-09x86/mm/tlb: Add freed_tables element to flush_tlb_infoRik van Riel1-0/+1
2018-10-09x86/mm/tlb: Add freed_tables argument to flush_tlb_mm_rangeRik van Riel1-4/+6
2018-10-09x86/mm/tlb: Always use lazy TLB modeRik van Riel1-16/+0
2018-10-09x86/mm: Page size aware flush_tlb_mm_range()Peter Zijlstra1-4/+8
2018-08-31x86/nmi: Fix NMI uaccess race against CR3 switchingAndy Lutomirski1-0/+40
2018-08-23x86/mm: Only use tlb_remove_table() for paravirtPeter Zijlstra1-0/+3
2018-08-23x86/mm/tlb: Revert the recent lazy TLB patchesPeter Zijlstra1-5/+16
2018-07-17x86/mm/tlb: Always use lazy TLB modeRik van Riel1-16/+0
2018-07-17x86/mm/tlb: Leave lazy TLB mode at page table free timeRik van Riel1-0/+5
2018-04-05x86/mm: Fix bogus warning during EFI bootup, use boot_cpu_has() instead of th...Sai Praneeth1-1/+6
2018-02-15x86/mm: Rename flush_tlb_single() and flush_tlb_one() to __flush_tlb_one_[use...Andy Lutomirski1-7/+20
2018-01-31x86/speculation: Use Indirect Branch Prediction Barrier in context switchTim Chen1-0/+2
2018-01-14Merge branch 'x86-pti-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...Linus Torvalds1-3/+3
2018-01-14x86/pti: Fix !PCID and sanitize definesThomas Gleixner1-3/+3
2018-01-01Merge branch 'x86-pti-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...Linus Torvalds1-6/+8
2017-12-31x86/mm: Remove preempt_disable/enable() from __native_flush_tlb()Thomas Gleixner1-6/+8
2017-12-30Merge branch 'x86-pti-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...Linus Torvalds1-31/+171
2017-12-23x86/mm: Clarify the whole ASID/kernel PCID/user PCID namingPeter Zijlstra1-12/+43
2017-12-23x86/mm: Use INVPCID for __native_flush_tlb_single()Dave Hansen1-1/+22
2017-12-23x86/mm: Use/Fix PCID to optimize user/kernel switchesPeter Zijlstra1-12/+79
2017-12-23x86/mm: Allow flushing for future ASID switchesDave Hansen1-8/+29
2017-12-23Merge branch 'x86-pti-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...Linus Torvalds1-64/+72
2017-12-22x86/mm: Create asm/invpcid.hPeter Zijlstra1-48/+1
2017-12-22x86/mm: Put MMU to hardware ASID translation in one placeDave Hansen1-11/+18
2017-12-22x86/mm: Remove hard-coded ASID limit checksDave Hansen1-2/+18
2017-12-22x86/mm: Move the CR3 construction functions to tlbflush.hDave Hansen1-0/+26
2017-12-22x86/mm: Add comments to clarify which TLB-flush functions are supposed to flu...Peter Zijlstra1-2/+21
2017-12-22x86/mm: Remove superfluous barriersPeter Zijlstra1-7/+1
2017-12-22x86/microcode: Dont abuse the TLB-flush interfacePeter Zijlstra1-13/+6
2017-11-25x86/tlb: Disable interrupts when changing CR4Nadav Amit1-3/+8
2017-11-25x86/tlb: Refactor CR4 setting and shadow writeNadav Amit1-13/+11
2017-11-02License cleanup: add SPDX GPL-2.0 license identifier to files with no licenseGreg Kroah-Hartman1-0/+1