summaryrefslogtreecommitdiff
path: root/drivers/accel/habanalabs/include/gaudi2/asic_reg/rot0_qm_arc_aux_regs.h
blob: e83daa33d73781b6e025ebe574da29a32911e22e (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
/* SPDX-License-Identifier: GPL-2.0
 *
 * Copyright 2016-2020 HabanaLabs, Ltd.
 * All Rights Reserved.
 *
 */

/************************************
 ** This is an auto-generated file **
 **       DO NOT EDIT BELOW        **
 ************************************/

#ifndef ASIC_REG_ROT0_QM_ARC_AUX_REGS_H_
#define ASIC_REG_ROT0_QM_ARC_AUX_REGS_H_

/*
 *****************************************
 *   ROT0_QM_ARC_AUX
 *   (Prototype: QMAN_ARC_AUX)
 *****************************************
 */

#define mmROT0_QM_ARC_AUX_RUN_HALT_REQ 0x4E08100

#define mmROT0_QM_ARC_AUX_RUN_HALT_ACK 0x4E08104

#define mmROT0_QM_ARC_AUX_RST_VEC_ADDR 0x4E08108

#define mmROT0_QM_ARC_AUX_DBG_MODE 0x4E0810C

#define mmROT0_QM_ARC_AUX_CLUSTER_NUM 0x4E08110

#define mmROT0_QM_ARC_AUX_ARC_NUM 0x4E08114

#define mmROT0_QM_ARC_AUX_WAKE_UP_EVENT 0x4E08118

#define mmROT0_QM_ARC_AUX_DCCM_SYS_ADDR_BASE 0x4E0811C

#define mmROT0_QM_ARC_AUX_CTI_AP_STS 0x4E08120

#define mmROT0_QM_ARC_AUX_CTI_CFG_MUX_SEL 0x4E08124

#define mmROT0_QM_ARC_AUX_ARC_RST 0x4E08128

#define mmROT0_QM_ARC_AUX_ARC_RST_REQ 0x4E0812C

#define mmROT0_QM_ARC_AUX_SRAM_LSB_ADDR 0x4E08130

#define mmROT0_QM_ARC_AUX_SRAM_MSB_ADDR 0x4E08134

#define mmROT0_QM_ARC_AUX_PCIE_LSB_ADDR 0x4E08138

#define mmROT0_QM_ARC_AUX_PCIE_MSB_ADDR 0x4E0813C

#define mmROT0_QM_ARC_AUX_CFG_LSB_ADDR 0x4E08140

#define mmROT0_QM_ARC_AUX_CFG_MSB_ADDR 0x4E08144

#define mmROT0_QM_ARC_AUX_HBM0_LSB_ADDR 0x4E08150

#define mmROT0_QM_ARC_AUX_HBM0_MSB_ADDR 0x4E08154

#define mmROT0_QM_ARC_AUX_HBM1_LSB_ADDR 0x4E08158

#define mmROT0_QM_ARC_AUX_HBM1_MSB_ADDR 0x4E0815C

#define mmROT0_QM_ARC_AUX_HBM2_LSB_ADDR 0x4E08160

#define mmROT0_QM_ARC_AUX_HBM2_MSB_ADDR 0x4E08164

#define mmROT0_QM_ARC_AUX_HBM3_LSB_ADDR 0x4E08168

#define mmROT0_QM_ARC_AUX_HBM3_MSB_ADDR 0x4E0816C

#define mmROT0_QM_ARC_AUX_HBM0_OFFSET 0x4E08170

#define mmROT0_QM_ARC_AUX_HBM1_OFFSET 0x4E08174

#define mmROT0_QM_ARC_AUX_HBM2_OFFSET 0x4E08178

#define mmROT0_QM_ARC_AUX_HBM3_OFFSET 0x4E0817C

#define mmROT0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_0 0x4E08180

#define mmROT0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_1 0x4E08184

#define mmROT0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_2 0x4E08188

#define mmROT0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_3 0x4E0818C

#define mmROT0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_4 0x4E08190

#define mmROT0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_5 0x4E08194

#define mmROT0_QM_ARC_AUX_GENERAL_PURPOSE_LSB_ADDR_6 0x4E08198

#define mmROT0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_0 0x4E0819C

#define mmROT0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_1 0x4E081A0

#define mmROT0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_2 0x4E081A4

#define mmROT0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_3 0x4E081A8

#define mmROT0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_4 0x4E081AC

#define mmROT0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_5 0x4E081B0

#define mmROT0_QM_ARC_AUX_GENERAL_PURPOSE_MSB_ADDR_6 0x4E081B4

#define mmROT0_QM_ARC_AUX_ARC_CBU_AWCACHE_OVR 0x4E081B8

#define mmROT0_QM_ARC_AUX_ARC_LBU_AWCACHE_OVR 0x4E081BC

#define mmROT0_QM_ARC_AUX_CONTEXT_ID_0 0x4E081C0

#define mmROT0_QM_ARC_AUX_CONTEXT_ID_1 0x4E081C4

#define mmROT0_QM_ARC_AUX_CONTEXT_ID_2 0x4E081C8

#define mmROT0_QM_ARC_AUX_CONTEXT_ID_3 0x4E081CC

#define mmROT0_QM_ARC_AUX_CONTEXT_ID_4 0x4E081D0

#define mmROT0_QM_ARC_AUX_CONTEXT_ID_5 0x4E081D4

#define mmROT0_QM_ARC_AUX_CONTEXT_ID_6 0x4E081D8

#define mmROT0_QM_ARC_AUX_CONTEXT_ID_7 0x4E081DC

#define mmROT0_QM_ARC_AUX_CID_OFFSET_0 0x4E081E0

#define mmROT0_QM_ARC_AUX_CID_OFFSET_1 0x4E081E4

#define mmROT0_QM_ARC_AUX_CID_OFFSET_2 0x4E081E8

#define mmROT0_QM_ARC_AUX_CID_OFFSET_3 0x4E081EC

#define mmROT0_QM_ARC_AUX_CID_OFFSET_4 0x4E081F0

#define mmROT0_QM_ARC_AUX_CID_OFFSET_5 0x4E081F4

#define mmROT0_QM_ARC_AUX_CID_OFFSET_6 0x4E081F8

#define mmROT0_QM_ARC_AUX_CID_OFFSET_7 0x4E081FC

#define mmROT0_QM_ARC_AUX_SW_INTR_0 0x4E08200

#define mmROT0_QM_ARC_AUX_SW_INTR_1 0x4E08204

#define mmROT0_QM_ARC_AUX_SW_INTR_2 0x4E08208

#define mmROT0_QM_ARC_AUX_SW_INTR_3 0x4E0820C

#define mmROT0_QM_ARC_AUX_SW_INTR_4 0x4E08210

#define mmROT0_QM_ARC_AUX_SW_INTR_5 0x4E08214

#define mmROT0_QM_ARC_AUX_SW_INTR_6 0x4E08218

#define mmROT0_QM_ARC_AUX_SW_INTR_7 0x4E0821C

#define mmROT0_QM_ARC_AUX_SW_INTR_8 0x4E08220

#define mmROT0_QM_ARC_AUX_SW_INTR_9 0x4E08224

#define mmROT0_QM_ARC_AUX_SW_INTR_10 0x4E08228

#define mmROT0_QM_ARC_AUX_SW_INTR_11 0x4E0822C

#define mmROT0_QM_ARC_AUX_SW_INTR_12 0x4E08230

#define mmROT0_QM_ARC_AUX_SW_INTR_13 0x4E08234

#define mmROT0_QM_ARC_AUX_SW_INTR_14 0x4E08238

#define mmROT0_QM_ARC_AUX_SW_INTR_15 0x4E0823C

#define mmROT0_QM_ARC_AUX_IRQ_INTR_MASK_0 0x4E08280

#define mmROT0_QM_ARC_AUX_IRQ_INTR_MASK_1 0x4E08284

#define mmROT0_QM_ARC_AUX_ARC_SEI_INTR_STS 0x4E08290

#define mmROT0_QM_ARC_AUX_ARC_SEI_INTR_CLR 0x4E08294

#define mmROT0_QM_ARC_AUX_ARC_SEI_INTR_MASK 0x4E08298

#define mmROT0_QM_ARC_AUX_ARC_EXCPTN_CAUSE 0x4E0829C

#define mmROT0_QM_ARC_AUX_SEI_INTR_HALT_EN 0x4E082A0

#define mmROT0_QM_ARC_AUX_ARC_SEI_INTR_HALT_MASK 0x4E082A4

#define mmROT0_QM_ARC_AUX_QMAN_SEI_INTR_HALT_MASK 0x4E082A8

#define mmROT0_QM_ARC_AUX_ARC_REI_INTR_STS 0x4E082B0

#define mmROT0_QM_ARC_AUX_ARC_REI_INTR_CLR 0x4E082B4

#define mmROT0_QM_ARC_AUX_ARC_REI_INTR_MASK 0x4E082B8

#define mmROT0_QM_ARC_AUX_DCCM_ECC_ERR_ADDR 0x4E082BC

#define mmROT0_QM_ARC_AUX_DCCM_ECC_SYNDROME 0x4E082C0

#define mmROT0_QM_ARC_AUX_I_CACHE_ECC_ERR_ADDR 0x4E082C4

#define mmROT0_QM_ARC_AUX_I_CACHE_ECC_SYNDROME 0x4E082C8

#define mmROT0_QM_ARC_AUX_D_CACHE_ECC_ERR_ADDR 0x4E082CC

#define mmROT0_QM_ARC_AUX_D_CACHE_ECC_SYNDROME 0x4E082D0

#define mmROT0_QM_ARC_AUX_LBW_TRMINATE_AWADDR_ERR 0x4E082E0

#define mmROT0_QM_ARC_AUX_LBW_TRMINATE_ARADDR_ERR 0x4E082E4

#define mmROT0_QM_ARC_AUX_CFG_LBW_TERMINATE_BRESP 0x4E082E8

#define mmROT0_QM_ARC_AUX_CFG_LBW_TERMINATE_RRESP 0x4E082EC

#define mmROT0_QM_ARC_AUX_CFG_LBW_TERMINATE_AXLEN 0x4E082F0

#define mmROT0_QM_ARC_AUX_CFG_LBW_TERMINATE_AXSIZE 0x4E082F4

#define mmROT0_QM_ARC_AUX_SCRATCHPAD_0 0x4E08300

#define mmROT0_QM_ARC_AUX_SCRATCHPAD_1 0x4E08304

#define mmROT0_QM_ARC_AUX_SCRATCHPAD_2 0x4E08308

#define mmROT0_QM_ARC_AUX_SCRATCHPAD_3 0x4E0830C

#define mmROT0_QM_ARC_AUX_SCRATCHPAD_4 0x4E08310

#define mmROT0_QM_ARC_AUX_SCRATCHPAD_5 0x4E08314

#define mmROT0_QM_ARC_AUX_SCRATCHPAD_6 0x4E08318

#define mmROT0_QM_ARC_AUX_SCRATCHPAD_7 0x4E0831C

#define mmROT0_QM_ARC_AUX_TOTAL_CBU_WR_CNT 0x4E08320

#define mmROT0_QM_ARC_AUX_INFLIGHT_CBU_WR_CNT 0x4E08324

#define mmROT0_QM_ARC_AUX_TOTAL_CBU_RD_CNT 0x4E08328

#define mmROT0_QM_ARC_AUX_INFLIGHT_CBU_RD_CNT 0x4E0832C

#define mmROT0_QM_ARC_AUX_TOTAL_LBU_WR_CNT 0x4E08330

#define mmROT0_QM_ARC_AUX_INFLIGHT_LBU_WR_CNT 0x4E08334

#define mmROT0_QM_ARC_AUX_TOTAL_LBU_RD_CNT 0x4E08338

#define mmROT0_QM_ARC_AUX_INFLIGHT_LBU_RD_CNT 0x4E0833C

#define mmROT0_QM_ARC_AUX_CBU_ARUSER_OVR 0x4E08350

#define mmROT0_QM_ARC_AUX_CBU_ARUSER_OVR_EN 0x4E08354

#define mmROT0_QM_ARC_AUX_CBU_AWUSER_OVR 0x4E08358

#define mmROT0_QM_ARC_AUX_CBU_AWUSER_OVR_EN 0x4E0835C

#define mmROT0_QM_ARC_AUX_CBU_ARUSER_MSB_OVR 0x4E08360

#define mmROT0_QM_ARC_AUX_CBU_ARUSER_MSB_OVR_EN 0x4E08364

#define mmROT0_QM_ARC_AUX_CBU_AWUSER_MSB_OVR 0x4E08368

#define mmROT0_QM_ARC_AUX_CBU_AWUSER_MSB_OVR_EN 0x4E0836C

#define mmROT0_QM_ARC_AUX_CBU_AXCACHE_OVR 0x4E08370

#define mmROT0_QM_ARC_AUX_CBU_LOCK_OVR 0x4E08374

#define mmROT0_QM_ARC_AUX_CBU_PROT_OVR 0x4E08378

#define mmROT0_QM_ARC_AUX_CBU_MAX_OUTSTANDING 0x4E0837C

#define mmROT0_QM_ARC_AUX_CBU_EARLY_BRESP_EN 0x4E08380

#define mmROT0_QM_ARC_AUX_CBU_FORCE_RSP_OK 0x4E08384

#define mmROT0_QM_ARC_AUX_CBU_NO_WR_INFLIGHT 0x4E0838C

#define mmROT0_QM_ARC_AUX_CBU_SEI_INTR_ID 0x4E08390

#define mmROT0_QM_ARC_AUX_LBU_ARUSER_OVR 0x4E08400

#define mmROT0_QM_ARC_AUX_LBU_ARUSER_OVR_EN 0x4E08404

#define mmROT0_QM_ARC_AUX_LBU_AWUSER_OVR 0x4E08408

#define mmROT0_QM_ARC_AUX_LBU_AWUSER_OVR_EN 0x4E0840C

#define mmROT0_QM_ARC_AUX_LBU_AXCACHE_OVR 0x4E08420

#define mmROT0_QM_ARC_AUX_LBU_LOCK_OVR 0x4E08424

#define mmROT0_QM_ARC_AUX_LBU_PROT_OVR 0x4E08428

#define mmROT0_QM_ARC_AUX_LBU_MAX_OUTSTANDING 0x4E0842C

#define mmROT0_QM_ARC_AUX_LBU_EARLY_BRESP_EN 0x4E08430

#define mmROT0_QM_ARC_AUX_LBU_FORCE_RSP_OK 0x4E08434

#define mmROT0_QM_ARC_AUX_LBU_NO_WR_INFLIGHT 0x4E0843C

#define mmROT0_QM_ARC_AUX_LBU_SEI_INTR_ID 0x4E08440

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_0 0x4E08500

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_1 0x4E08504

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_2 0x4E08508

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_3 0x4E0850C

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_4 0x4E08510

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_5 0x4E08514

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_6 0x4E08518

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_BASE_ADDR_7 0x4E0851C

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_SIZE_0 0x4E08520

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_SIZE_1 0x4E08524

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_SIZE_2 0x4E08528

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_SIZE_3 0x4E0852C

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_SIZE_4 0x4E08530

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_SIZE_5 0x4E08534

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_SIZE_6 0x4E08538

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_SIZE_7 0x4E0853C

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_PI_0 0x4E08540

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_PI_1 0x4E08544

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_PI_2 0x4E08548

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_PI_3 0x4E0854C

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_PI_4 0x4E08550

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_PI_5 0x4E08554

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_PI_6 0x4E08558

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_PI_7 0x4E0855C

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_CI_0 0x4E08560

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_CI_1 0x4E08564

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_CI_2 0x4E08568

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_CI_3 0x4E0856C

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_CI_4 0x4E08570

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_CI_5 0x4E08574

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_CI_6 0x4E08578

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_CI_7 0x4E0857C

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_0 0x4E08580

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_1 0x4E08584

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_2 0x4E08588

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_3 0x4E0858C

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_4 0x4E08590

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_5 0x4E08594

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_6 0x4E08598

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_PUSH_REG_7 0x4E0859C

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_0 0x4E085A0

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_1 0x4E085A4

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_2 0x4E085A8

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_3 0x4E085AC

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_4 0x4E085B0

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_5 0x4E085B4

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_6 0x4E085B8

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_MAX_OCCUPANCY_7 0x4E085BC

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_0 0x4E085C0

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_1 0x4E085C4

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_2 0x4E085C8

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_3 0x4E085CC

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_4 0x4E085D0

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_5 0x4E085D4

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_6 0x4E085D8

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_VALID_ENTRIES_7 0x4E085DC

#define mmROT0_QM_ARC_AUX_GENERAL_Q_VLD_ENTRY_MASK 0x4E085E0

#define mmROT0_QM_ARC_AUX_NIC_Q_VLD_ENTRY_MASK 0x4E085E4

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_DROP_EN 0x4E08620

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_WARN_MSG 0x4E08624

#define mmROT0_QM_ARC_AUX_DCCM_QUEUE_ALERT_MSG 0x4E08628

#define mmROT0_QM_ARC_AUX_DCCM_GEN_AXI_AWPROT 0x4E08630

#define mmROT0_QM_ARC_AUX_DCCM_GEN_AXI_AWUSER 0x4E08634

#define mmROT0_QM_ARC_AUX_DCCM_GEN_AXI_AWBURST 0x4E08638

#define mmROT0_QM_ARC_AUX_DCCM_GEN_AXI_AWLOCK 0x4E0863C

#define mmROT0_QM_ARC_AUX_DCCM_GEN_AXI_AWCACHE 0x4E08640

#define mmROT0_QM_ARC_AUX_DCCM_WRR_ARB_WEIGHT 0x4E08644

#define mmROT0_QM_ARC_AUX_DCCM_Q_PUSH_FIFO_FULL_CFG 0x4E08648

#define mmROT0_QM_ARC_AUX_DCCM_Q_PUSH_FIFO_CNT 0x4E0864C

#define mmROT0_QM_ARC_AUX_QMAN_CQ_IFIFO_SHADOW_CI 0x4E08650

#define mmROT0_QM_ARC_AUX_QMAN_ARC_CQ_IFIFO_SHADOW_CI 0x4E08654

#define mmROT0_QM_ARC_AUX_QMAN_CQ_SHADOW_CI 0x4E08658

#define mmROT0_QM_ARC_AUX_QMAN_ARC_CQ_SHADOW_CI 0x4E0865C

#define mmROT0_QM_ARC_AUX_AUX2APB_PROT 0x4E08700

#define mmROT0_QM_ARC_AUX_LBW_FORK_WIN_EN 0x4E08704

#define mmROT0_QM_ARC_AUX_QMAN_LBW_FORK_BASE_ADDR0 0x4E08708

#define mmROT0_QM_ARC_AUX_QMAN_LBW_FORK_ADDR_MASK0 0x4E0870C

#define mmROT0_QM_ARC_AUX_QMAN_LBW_FORK_BASE_ADDR1 0x4E08710

#define mmROT0_QM_ARC_AUX_QMAN_LBW_FORK_ADDR_MASK1 0x4E08714

#define mmROT0_QM_ARC_AUX_FARM_LBW_FORK_BASE_ADDR0 0x4E08718

#define mmROT0_QM_ARC_AUX_FARM_LBW_FORK_ADDR_MASK0 0x4E0871C

#define mmROT0_QM_ARC_AUX_FARM_LBW_FORK_BASE_ADDR1 0x4E08720

#define mmROT0_QM_ARC_AUX_FARM_LBW_FORK_ADDR_MASK1 0x4E08724

#define mmROT0_QM_ARC_AUX_LBW_APB_FORK_MAX_ADDR0 0x4E08728

#define mmROT0_QM_ARC_AUX_LBW_APB_FORK_MAX_ADDR1 0x4E0872C

#define mmROT0_QM_ARC_AUX_ARC_ACC_ENGS_LBW_FORK_MASK 0x4E08730

#define mmROT0_QM_ARC_AUX_ARC_DUP_ENG_LBW_FORK_ADDR 0x4E08734

#define mmROT0_QM_ARC_AUX_ARC_ACP_ENG_LBW_FORK_ADDR 0x4E08738

#define mmROT0_QM_ARC_AUX_ARC_ACC_ENGS_VIRTUAL_ADDR 0x4E0873C

#define mmROT0_QM_ARC_AUX_CBU_FORK_WIN_EN 0x4E08740

#define mmROT0_QM_ARC_AUX_CBU_FORK_BASE_ADDR0_LSB 0x4E08750

#define mmROT0_QM_ARC_AUX_CBU_FORK_BASE_ADDR0_MSB 0x4E08754

#define mmROT0_QM_ARC_AUX_CBU_FORK_ADDR_MASK0_LSB 0x4E08758

#define mmROT0_QM_ARC_AUX_CBU_FORK_ADDR_MASK0_MSB 0x4E0875C

#define mmROT0_QM_ARC_AUX_CBU_FORK_BASE_ADDR1_LSB 0x4E08760

#define mmROT0_QM_ARC_AUX_CBU_FORK_BASE_ADDR1_MSB 0x4E08764

#define mmROT0_QM_ARC_AUX_CBU_FORK_ADDR_MASK1_LSB 0x4E08768

#define mmROT0_QM_ARC_AUX_CBU_FORK_ADDR_MASK1_MSB 0x4E0876C

#define mmROT0_QM_ARC_AUX_CBU_FORK_BASE_ADDR2_LSB 0x4E08770

#define mmROT0_QM_ARC_AUX_CBU_FORK_BASE_ADDR2_MSB 0x4E08774

#define mmROT0_QM_ARC_AUX_CBU_FORK_ADDR_MASK2_LSB 0x4E08778

#define mmROT0_QM_ARC_AUX_CBU_FORK_ADDR_MASK2_MSB 0x4E0877C

#define mmROT0_QM_ARC_AUX_CBU_FORK_BASE_ADDR3_LSB 0x4E08780

#define mmROT0_QM_ARC_AUX_CBU_FORK_BASE_ADDR3_MSB 0x4E08784

#define mmROT0_QM_ARC_AUX_CBU_FORK_ADDR_MASK3_LSB 0x4E08788

#define mmROT0_QM_ARC_AUX_CBU_FORK_ADDR_MASK3_MSB 0x4E0878C

#define mmROT0_QM_ARC_AUX_CBU_TRMINATE_ARADDR_LSB 0x4E08790

#define mmROT0_QM_ARC_AUX_CBU_TRMINATE_ARADDR_MSB 0x4E08794

#define mmROT0_QM_ARC_AUX_CFG_CBU_TERMINATE_BRESP 0x4E08798

#define mmROT0_QM_ARC_AUX_CFG_CBU_TERMINATE_RRESP 0x4E0879C

#define mmROT0_QM_ARC_AUX_ARC_REGION_CFG_0 0x4E08800

#define mmROT0_QM_ARC_AUX_ARC_REGION_CFG_1 0x4E08804

#define mmROT0_QM_ARC_AUX_ARC_REGION_CFG_2 0x4E08808

#define mmROT0_QM_ARC_AUX_ARC_REGION_CFG_3 0x4E0880C

#define mmROT0_QM_ARC_AUX_ARC_REGION_CFG_4 0x4E08810

#define mmROT0_QM_ARC_AUX_ARC_REGION_CFG_5 0x4E08814

#define mmROT0_QM_ARC_AUX_ARC_REGION_CFG_6 0x4E08818

#define mmROT0_QM_ARC_AUX_ARC_REGION_CFG_7 0x4E0881C

#define mmROT0_QM_ARC_AUX_ARC_REGION_CFG_8 0x4E08820

#define mmROT0_QM_ARC_AUX_ARC_REGION_CFG_9 0x4E08824

#define mmROT0_QM_ARC_AUX_ARC_REGION_CFG_10 0x4E08828

#define mmROT0_QM_ARC_AUX_ARC_REGION_CFG_11 0x4E0882C

#define mmROT0_QM_ARC_AUX_ARC_REGION_CFG_12 0x4E08830

#define mmROT0_QM_ARC_AUX_ARC_REGION_CFG_13 0x4E08834

#define mmROT0_QM_ARC_AUX_ARC_REGION_CFG_14 0x4E08838

#define mmROT0_QM_ARC_AUX_ARC_REGION_CFG_15 0x4E0883C

#define mmROT0_QM_ARC_AUX_DCCM_TRMINATE_AWADDR_ERR 0x4E08840

#define mmROT0_QM_ARC_AUX_DCCM_TRMINATE_ARADDR_ERR 0x4E08844

#define mmROT0_QM_ARC_AUX_CFG_DCCM_TERMINATE_BRESP 0x4E08848

#define mmROT0_QM_ARC_AUX_CFG_DCCM_TERMINATE_RRESP 0x4E0884C

#define mmROT0_QM_ARC_AUX_CFG_DCCM_TERMINATE_EN 0x4E08850

#define mmROT0_QM_ARC_AUX_CFG_DCCM_SECURE_REGION 0x4E08854

#define mmROT0_QM_ARC_AUX_ARC_AXI_ORDERING_WR_IF_CNT 0x4E08900

#define mmROT0_QM_ARC_AUX_ARC_AXI_ORDERING_CTL 0x4E08904

#define mmROT0_QM_ARC_AUX_ARC_AXI_ORDERING_ADDR_MSK 0x4E08908

#define mmROT0_QM_ARC_AUX_ARC_AXI_ORDERING_ADDR 0x4E0890C

#define mmROT0_QM_ARC_AUX_ARC_ACC_ENGS_BUSER 0x4E08910

#define mmROT0_QM_ARC_AUX_MME_ARC_UPPER_DCCM_EN 0x4E08920

#endif /* ASIC_REG_ROT0_QM_ARC_AUX_REGS_H_ */