summaryrefslogtreecommitdiff
path: root/arch/arm/dts/px30-engicam-px30-core-edimm2.2.dts
diff options
context:
space:
mode:
authorJagan Teki <jagan@amarulasolutions.com>2021-11-15 20:38:20 +0300
committerKever Yang <kever.yang@rock-chips.com>2021-12-24 09:56:58 +0300
commit19a4d31c12bac4c68078683ffff3a222e0385fae (patch)
treee502323468a4e03c9498506cb92964f1256eaf30 /arch/arm/dts/px30-engicam-px30-core-edimm2.2.dts
parent43419b936c26c3bb5b7c69cf88b7bc368d3f5fd0 (diff)
downloadu-boot-19a4d31c12bac4c68078683ffff3a222e0385fae.tar.xz
arm64: dts: rockchip: Sync px30 from linux-next
Sync the px30 devicetree files from linux-next tree. commit <14ce8069f48b> ("lib/stackdepot: allow optional init and stack_table allocation by kvmalloc() - fixup3") Note, this path even sync rk3326 files as it depends on px30. Signed-off-by: Jagan Teki <jagan@amarulasolutions.com> Reviewed-by: Kever Yang <kever.yang@rock-chips.com>
Diffstat (limited to 'arch/arm/dts/px30-engicam-px30-core-edimm2.2.dts')
-rw-r--r--arch/arm/dts/px30-engicam-px30-core-edimm2.2.dts43
1 files changed, 43 insertions, 0 deletions
diff --git a/arch/arm/dts/px30-engicam-px30-core-edimm2.2.dts b/arch/arm/dts/px30-engicam-px30-core-edimm2.2.dts
new file mode 100644
index 0000000000..d759478e1c
--- /dev/null
+++ b/arch/arm/dts/px30-engicam-px30-core-edimm2.2.dts
@@ -0,0 +1,43 @@
+// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
+/*
+ * Copyright (c) 2020 Fuzhou Rockchip Electronics Co., Ltd
+ * Copyright (c) 2020 Engicam srl
+ * Copyright (c) 2020 Amarula Solutions(India)
+ */
+
+/dts-v1/;
+#include "px30.dtsi"
+#include "px30-engicam-edimm2.2.dtsi"
+#include "px30-engicam-px30-core.dtsi"
+
+/ {
+ model = "Engicam PX30.Core EDIMM2.2 Starter Kit";
+ compatible = "engicam,px30-core-edimm2.2", "engicam,px30-core",
+ "rockchip,px30";
+
+ chosen {
+ stdout-path = "serial2:115200n8";
+ };
+};
+
+&pinctrl {
+ bt {
+ bt_enable_h: bt-enable-h {
+ rockchip,pins = <1 RK_PC2 RK_FUNC_GPIO &pcfg_pull_none>;
+ };
+ };
+
+ sdio-pwrseq {
+ wifi_enable_h: wifi-enable-h {
+ rockchip,pins = <1 RK_PC3 RK_FUNC_GPIO &pcfg_pull_none>;
+ };
+ };
+};
+
+&sdio_pwrseq {
+ reset-gpios = <&gpio1 RK_PC3 GPIO_ACTIVE_LOW>;
+};
+
+&vcc3v3_btreg {
+ enable-gpio = <&gpio1 RK_PC2 GPIO_ACTIVE_HIGH>;
+};