summaryrefslogtreecommitdiff
path: root/arch/arm/mach-uniphier/clk/pll-ld4.c
blob: c66031bdd05a13b70fa9901b3d64d34edabef02a (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
// SPDX-License-Identifier: GPL-2.0+
/*
 * Copyright (C) 2013-2014 Panasonic Corporation
 * Copyright (C) 2015-2016 Socionext Inc.
 */

#include <linux/delay.h>
#include <linux/io.h>

#include "../init.h"
#include "../sc-regs.h"
#include "../sg-regs.h"
#include "pll.h"

static void upll_init(void)
{
	u32 tmp, clk_mode_upll, clk_mode_axosel;

	tmp = readl(sg_base + SG_PINMON0);
	clk_mode_upll   = tmp & SG_PINMON0_CLK_MODE_UPLLSRC_MASK;
	clk_mode_axosel = tmp & SG_PINMON0_CLK_MODE_AXOSEL_MASK;

	/* set 0 to SNRT(UPLLCTRL.bit28) and K_LD(UPLLCTRL.bit[27]) */
	tmp = readl(sc_base + SC_UPLLCTRL);
	tmp &= ~0x18000000;
	writel(tmp, sc_base + SC_UPLLCTRL);

	if (clk_mode_upll == SG_PINMON0_CLK_MODE_UPLLSRC_DEFAULT) {
		if (clk_mode_axosel == SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_U ||
		    clk_mode_axosel == SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_A) {
			/* AXO: 25MHz */
			tmp &= ~0x07ffffff;
			tmp |= 0x0228f5c0;
		} else {
			/* AXO: default 24.576MHz */
			tmp &= ~0x07ffffff;
			tmp |= 0x02328000;
		}
	}

	writel(tmp, sc_base + SC_UPLLCTRL);

	/* set 1 to K_LD(UPLLCTRL.bit[27]) */
	tmp |= 0x08000000;
	writel(tmp, sc_base + SC_UPLLCTRL);

	/* wait 10 usec */
	udelay(10);

	/* set 1 to SNRT(UPLLCTRL.bit[28]) */
	tmp |= 0x10000000;
	writel(tmp, sc_base + SC_UPLLCTRL);
}

static void vpll_init(void)
{
	u32 tmp, clk_mode_axosel;

	tmp = readl(sg_base + SG_PINMON0);
	clk_mode_axosel = tmp & SG_PINMON0_CLK_MODE_AXOSEL_MASK;

	/* set 1 to VPLA27WP and VPLA27WP */
	tmp = readl(sc_base + SC_VPLL27ACTRL);
	tmp |= 0x00000001;
	writel(tmp, sc_base + SC_VPLL27ACTRL);
	tmp = readl(sc_base + SC_VPLL27BCTRL);
	tmp |= 0x00000001;
	writel(tmp, sc_base + SC_VPLL27BCTRL);

	/* Set 0 to VPLA_K_LD and VPLB_K_LD */
	tmp = readl(sc_base + SC_VPLL27ACTRL3);
	tmp &= ~0x10000000;
	writel(tmp, sc_base + SC_VPLL27ACTRL3);
	tmp = readl(sc_base + SC_VPLL27BCTRL3);
	tmp &= ~0x10000000;
	writel(tmp, sc_base + SC_VPLL27BCTRL3);

	/* Set 0 to VPLA_SNRST and VPLB_SNRST */
	tmp = readl(sc_base + SC_VPLL27ACTRL2);
	tmp &= ~0x10000000;
	writel(tmp, sc_base + SC_VPLL27ACTRL2);
	tmp = readl(sc_base + SC_VPLL27BCTRL2);
	tmp &= ~0x10000000;
	writel(tmp, sc_base + SC_VPLL27BCTRL2);

	/* Set 0x20 to VPLA_SNRST and VPLB_SNRST */
	tmp = readl(sc_base + SC_VPLL27ACTRL2);
	tmp &= ~0x0000007f;
	tmp |= 0x00000020;
	writel(tmp, sc_base + SC_VPLL27ACTRL2);
	tmp = readl(sc_base + SC_VPLL27BCTRL2);
	tmp &= ~0x0000007f;
	tmp |= 0x00000020;
	writel(tmp, sc_base + SC_VPLL27BCTRL2);

	if (clk_mode_axosel == SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_U ||
	    clk_mode_axosel == SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_A) {
		/* AXO: 25MHz */
		tmp = readl(sc_base + SC_VPLL27ACTRL3);
		tmp &= ~0x000fffff;
		tmp |= 0x00066664;
		writel(tmp, sc_base + SC_VPLL27ACTRL3);
		tmp = readl(sc_base + SC_VPLL27BCTRL3);
		tmp &= ~0x000fffff;
		tmp |= 0x00066664;
		writel(tmp, sc_base + SC_VPLL27BCTRL3);
	} else {
		/* AXO: default 24.576MHz */
		tmp = readl(sc_base + SC_VPLL27ACTRL3);
		tmp &= ~0x000fffff;
		tmp |= 0x000f5800;
		writel(tmp, sc_base + SC_VPLL27ACTRL3);
		tmp = readl(sc_base + SC_VPLL27BCTRL3);
		tmp &= ~0x000fffff;
		tmp |= 0x000f5800;
		writel(tmp, sc_base + SC_VPLL27BCTRL3);
	}

	/* Set 1 to VPLA_K_LD and VPLB_K_LD */
	tmp = readl(sc_base + SC_VPLL27ACTRL3);
	tmp |= 0x10000000;
	writel(tmp, sc_base + SC_VPLL27ACTRL3);
	tmp = readl(sc_base + SC_VPLL27BCTRL3);
	tmp |= 0x10000000;
	writel(tmp, sc_base + SC_VPLL27BCTRL3);

	/* wait 10 usec */
	udelay(10);

	/* Set 0 to VPLA_SNRST and VPLB_SNRST */
	tmp = readl(sc_base + SC_VPLL27ACTRL2);
	tmp |= 0x10000000;
	writel(tmp, sc_base + SC_VPLL27ACTRL2);
	tmp = readl(sc_base + SC_VPLL27BCTRL2);
	tmp |= 0x10000000;
	writel(tmp, sc_base + SC_VPLL27BCTRL2);

	/* set 0 to VPLA27WP and VPLA27WP */
	tmp = readl(sc_base + SC_VPLL27ACTRL);
	tmp &= ~0x00000001;
	writel(tmp, sc_base + SC_VPLL27ACTRL);
	tmp = readl(sc_base + SC_VPLL27BCTRL);
	tmp |= ~0x00000001;
	writel(tmp, sc_base + SC_VPLL27BCTRL);
}

void uniphier_ld4_pll_init(void)
{
	upll_init();
	vpll_init();
	uniphier_ld4_dpll_ssc_en();
}